ADVANCED GLOBAL NAVIGATION SATELLITE SYSTEM RECEIVER DESIGN

Thesis Submitted for the Degree of Doctor of Philosophy

Paul Blunt
University of Surrey,
Surrey Space Centre

Academic Supervisor: Dr Stephen Hodgart
Industrial Supervisor: Dr Martin Unwin

February 2007
Abstract

The research described by this thesis was undertaken at a very timely moment in the development of global navigation satellite systems (GNSS). During the course of this work the signal structure of an entirely new generation of GNSS signals was been defined. The first satellites producing a new range of different coding and modulation schemes have been launched, initiating the modernisation of the American GPS and the introduction of the European Galileo system.

An important aspect of the new signal structure for both GPS modernisation and Galileo is an entirely new kind of modulation called BOC (Binary Offset Carrier). Despite certain advantages this modulation comes with the notorious characteristic of a multi-peaked correlation function. In our view all known receivers, or receiver principles, have problems with this: either because the receiver is not fail safe and is potentially unreliable (the so-called bump-jumping receiver); or the multi-peaks are eliminated at the very substantial cost in much degraded accuracy. During my research under Dr Hodgart what seems to be an entirely new and original method has been developed which entirely solves the problem of tracking BOC. The problem of multi-peaks goes away and there is no loss of potential accuracy. This thesis describes in detail this invention and the first experimental results.

This research was carried out at the University of Surrey under the joint supervision of Surrey Space Centre and Surrey Satellite Technology Ltd. Shortly before this work began SSTL achieved a contract to design and build the first ever test satellite (Giove-A) of the Galileo signals and technology. This research contributed to the design and manufacture of a Galileo signal generator which was flown on-board the satellite (launched December 2005). Expanding upon SSTL's existing designs this work enabled the design and creation appropriate receivers to monitor the transmissions both in ground based emulations and real live tests after launch. These designs are intended to be the core of future SSTL space receivers. This thesis describes in detail the creation of both transmitter and receiver architectures for the testing and evaluation of GNSS signals.
# TABLE OF CONTENTS

1 Introduction ......................................................................................................................16
   1.1 The CASE PhD studentship ..................................................................................16
   1.2 The future of GNSS ....................................................................................17
   1.3 Outline of thesis ..........................................................................................20

2 Background, motivation and goals .............................................................................23
   2.1 SSC, SSTL, satellites and GPS ............................................................................23
   2.2 Research objectives and goals .............................................................................25

3 Signal characteristics .....................................................................................................29
   3.1 Heritage GPS signal characteristics ....................................................................29
   3.2 GPS modernised signal characteristics ..............................................................37
   3.3 Galileo signal characteristics ...............................................................................44

4 PSK and BOC signals ....................................................................................................50
   4.1 Signal spectra and bandwidth ...............................................................................50
   4.2 Correlation functions .............................................................................................54
   4.3 Theoretical timing measurement of PSK modulated signals ................................58
   4.4 Theoretical timing measurement of BOC modulated signals ................................63
   4.5 PSK and BOC multipath analysis .........................................................................67

5 Receiver theory ...............................................................................................................75
   5.1 Searching for PSK signals ....................................................................................76
   5.2 Tracking PSK signals ...........................................................................................84
   5.3 Searching for BOC signals ....................................................................................90
   5.4 Tracking BOC signals ..........................................................................................99
      5.4.1 BOC tracking using a single sideband .....................................................100
      5.4.2 BOC tracking with multiple gate discriminators ...................................101
      5.4.3 The bump-jumping algorithm ...................................................................105
      5.4.4 The effect of distortion on the BJ algorithm ...........................................112
      5.4.5 The effect of multipath on the BJ algorithm ...........................................116
      5.4.6 Hardware requirements of BOC tracking techniques ............................118
      5.4.7 Comparison of BOC tracking schemes ....................................................118

6 BOC tracking with double estimation receiver .......................................................120
   6.1 The coherent BOC double estimator ...................................................................120
   6.2 The incoherent BOC double estimator ..............................................................130
   6.3 The DE AltBOC receiver ...................................................................................133
   6.4 Simulated performance of DE BOC ..................................................................135
   6.5 The effect of asymmetry ......................................................................................139
   6.6 Integrity of the DE BOC receiver .......................................................................140
   6.7 Hardware requirements of the DE BOC receiver ............................................143
   6.8 Summary of the advantages of a DE BOC receiver ........................................144

7 GNSS signal generators and the Giove-A satellite .................................................146
   7.1 The Giove-A mission and payload ....................................................................146
   7.2 Digital noise synthesis .......................................................................................158

8 The SGR receivers and the PIF receiver ..................................................................163
   8.1 The SSTL receiver hardware ...........................................................................163
   8.2 SGR acquisition and tracking loops ....................................................................169
   8.3 PIF receiver hardware and frequency plan .....................................................178
   8.4 Correlator design for the PIF receiver ..............................................................182
   8.5 Processor design for the PIF receiver ..............................................................185
LIST OF FIGURES

Figure 3-1, Simplified conceptual spread spectrum system ..................................................30
Figure 3-2, L-Band GNSS frequency allocations .................................................................31
Figure 3-3, Heritage GPS signal generation structure [Kaplan and Hegarty 2006] ........31
Figure 3-4, C/A code generator ...........................................................................................33
Figure 3-5, Ideal autocorrelation of a PRN sequence ..........................................................34
Figure 3-6, Normalised autocorrelation of GPS C/A code .................................................35
Figure 3-7, Power spectral density of current GPS L1 signals: (unfiltered, 1W signal power).................................36
Figure 3-8, Spreading waveforms and PSD of BPSK(1), BOC(1,1)-sine, BOC(2,1)-sine and BOC(2,1)-cosine modulations .................................................36
Figure 3-9, Power spectral density of future L1 GPS signals (unfiltered, 1W signal power).................................40
Figure 3-10, L2(C) code signal generation .........................................................................42
Figure 3-11, Power spectral density of future L5 GPS signal (unfiltered, 1W signal power).................................44
Figure 3-12, Power spectral density of the Galileo E1 signals (1W signal power) .........47
Figure 3-13, Power spectral density of the Galileo E6 signals (1W signal power) .........47
Figure 3-14, Power spectral density of the Galileo E5 band (1W signal power) ..........48
Figure 4-1, PSK and BOC bandwidth definitions .............................................................51
Figure 4-2, Power spectral density of a BOC(10, 5) signal with sine and cosine sub-carriers .........................................................................................................................52
Figure 4-3, Matched filter equivalent to GNSS receiver ....................................................52
Figure 4-4, Autocorrelations of BOC(10, 5) signals: a) unfiltered b) 24MHz bandwidth.........................................................................................................................55
Figure 4-5, a) Autocorrelations of time delayed early, prompt and late PSK signals b) PSK discriminator curve ..............................................................................................................55
Figure 4-6, BOC discriminator curves a) BOC(2xfc, fc) b) BOC(6xfc, fc) .......................56
Figure 4-7, BOC correlation functions with different sub-carrier phasing ......................57
Figure 4-8, BOC discriminator curves with different sub-carrier phasing ......................57
Figure 4-9, Timing recovery model of PSK GNSS receiver .............................................60
Figure 4-10, Representations of the PSK timing model functions ..................................60
Figure 4-11, PSK receiver groups .....................................................................................62
Figure 4-12, Sine and cosine BOC(fc, fc) discriminators with slope approximations .....64
Figure 4-13, Depiction of discriminator error induced by the presence of multipath ...67
Figure 4-14, Multipath error envelopes for wide PSK (T0 = Tc ) and narrow PSK (TD = Tc /2) .................................................................................................................................68
Figure 4-15, Multipath error envelopes of PSK-R(1) and BOC(1,1) signals
(TD = 2×Ts(BOC) = Tc(PSK)) ..........................................................................................69
Figure 4-16, Multipath error envelopes for PSK-R(2) and BOC(1,1) signals
(TD = Ts(BOC) = Tc(PSK)) ..........................................................................................70
Figure 4-17, Running average multipath error of PSK-R(2) and BOC(1,1) signals
(TD = Ts(BOC) = Tc(PSK)) ..........................................................................................70
Figure 4-18, Multipath error envelopes for PSK-R(4) and BOC(2,1) signals (TD = Ts ) .................................71
Figure 4-19, Running average multipath error of PSK-R(4) and BOC(2,1) signals

Figure 4-20, Multipath induced carrier phase error envelopes for PSK-R(4) and BOC(2,1) signals...

Figure 4-21, Running average carrier phase multipath error of PSK-R(4) and BOC(2,1) signals...

Figure 5-1, GNSS receiver block diagram...

Figure 5-2, PSK correlator structure...

Figure 5-3, Correlation profile of $w_m$ against code error (chips) and phase error (radians)...

Figure 5-4, PSK search correlation $w_{SPSK}$...

Figure 5-5, Serial GNSS signal search...

Figure 5-6, Correlation power loss with frequency offset...

Figure 5-7, FFT signal detection principle...

Figure 5-8, FFT of GPS C/A code signal...

Figure 5-9, Square wave cosine function...

Figure 5-10, Costas PLL discriminator characteristic...

Figure 5-11, Dot product discriminator characteristic...

Figure 5-12, BOC correlator using conventional PSK architecture...

Figure 5-13, Triangular cosine function...

Figure 5-14, $w_m$ for BOC($2x_f_c, f_c$) against code error (chips) and carrier phase error (rads)...

Figure 5-15, Single sideband search of BOC modulated signals...

Figure 5-16, Sub-carrier cancellation BOC search technique...

Figure 5-17, Triangular sine function...

Figure 5-18, Magnitude envelopes of the $w_m$, $w_{BOC}$ and $w_{BOC}$ correlations for a BOC($2x_f_c, f_c$) signal...

Figure 5-19, Comparison of PSK and BOC search correlations using the SCC search technique: a) BOC($2x_f_c, f_c$) b) BOC($6x_f_c, f_c$)...

Figure 5-20, BOC($6x_f_c, f_c$) discriminator curve...

Figure 5-21, Single-sideband BOC tracking...

Figure 5-22, Composite MGD discriminators for a BOC($2x_f_c, f_c$) signal...

Figure 5-23, Acquisition example of MGD discriminators ($B_L = 1$ Hz, $C/N_0 = 30$ dB-Hz)...}

Figure 5-24, BOC($2x_f_c, f_c$) false-lock example with BJ gates...

Figure 5-25, Worse case VE and VL count values for BOC($2x_f_c, f_c$) with uncorrelated signal to noise of 10 dB per correlation...

Figure 5-26, Worse case VE and VL count values for BOC($2x_f_c, f_c$) with correlated noise samples, signal to noise of 10 dB per correlation...

Figure 5-27, Acquisition example of BJ algorithm for BOC(2, 1) signal ($B_L = 1$ Hz, $C/N_0 = 30$ dB-Hz, $T_B = T_S$)...

Figure 5-28, Zero crossings of a BOC($2x_f_c, f_c$) signal...

Figure 5-29, Symmetric and asymmetric BOC($2x_f_c, f_c$) correlations, sub-carrier to code offset = $T_S / 4$...

Figure 5-30, Example jump to invalid tracking state, BOC(2,1), $C/N_0 = 24$ dB-Hz, sub-carrier to code offset = $T_S / 4$...

Figure 5-31, Depiction of asymmetric tracking bias...

Figure 5-32, BJ comparison amplitude of BOC(2, 1) correlations against relative multipath delays (in-phase carrier, central correlation peak tracking)
Figure 5-33, BJ comparison amplitude of BOC(2, 1) correlations against relative multipath delays (180° out of phase, central correlation peak tracking) 117
Figure 6-1, General schematic of a coherent DE BOC receiver 122
Figure 6-2, Trapezoidal sine function 124
Figure 6-3, \(w_{tu}\) correlation with independent sub-carrier and code delay estimates 124
Figure 6-4, \(w_{tq}\) correlation with independent sub-carrier and code delay estimates \(T_{dc} = T_c\) 125
Figure 6-5, \(w_{tq}\) correlation with independent sub-carrier and code delay estimates \(T_{ds} = T_s\) 125
Figure 6-6, Example acquisition of the DE BOC receiver \((B_{dll} = B_{sll} = 1 \text{ Hz}, C/N_0 = 30 \text{ dB-Hz})\) 129
Figure 6-7, Corrected delay estimate of the DE BOC receiver 130
Figure 6-8, Incoherent DE BOC receiver 131
Figure 6-9, Example incoherent acquisition \(\Delta \phi = 1 \text{ rad}\) 133
Figure 6-10, Simulations of PSK and DE BOC timing jitter with comparison to theory 137
Figure 6-11, Multipath error envelope of a conventional and DE BOC receiver 138
Figure 6-12, Running average multipath error of a conventional and DE BOC receiver 139
Figure 6-13, Example acquisition of the DE BOC receiver with asymmetric correlation 140
Figure 6-14, Loss of lock from 15 dB SNR (SGR filter) 141
Figure 6-15, Example of receiver SNR estimation of a slip in tracking 142
Figure 7-1, Giove-A satellite: a) at ESA for environmental testing b) on the launch pad 147
Figure 7-2, Baseline payload design for Giove-A [Falcone et al 2006] 148
Figure 7-3, MFUU for Giove-A 148
Figure 7-4 150
Figure 7-5, Simplified MFUU modulation architecture 151
Figure 7-6, Spectrum analyser plot of the Galileo BOC(15, 2.5) -cosine signal from the MFUU 152
Figure 7-7, Bench IF signal generator 153
Figure 7-8, IQ plots for Galileo interplex modulated signals \((n = 0.6155)\) 155
Figure 7-9, IQ plots for GPS interplex modulated signals \((n = 0.66)\) 156
Figure 7-10, Interplex of 2\(^*\)BOC(1,1) + BOC(10,5) IF signals 157
Figure 7-11, AltBOC(15,10) IF signal 158
Figure 7-12, IF noise synthesis 159
Figure 7-13, Histogram of 50,000 numbers from the multiplicative congruential random number generator 160
Figure 7-14, Histogram of quasi-Gaussian noise generator (15852 points) 160
Figure 7-15, Spectrum analyser plot of BOC(1,1) from IF signal generator with no noise 162
Figure 7-16, Spectrum analyser plot of BOC(1,1) from IF signal generator with noise 162
Figure 8-1, SGR receiver components 165
Figure 8-2, Frequency plan for GP2015 165
Figure 8-3, Histogram of sampled signals from the GP2015 166
Figure 8-4, GP2021 block diagram [Zarlink 2001] 167
Figure 8-5, GP2021 tracking module diagram [Zarlink 2001] 168
Figure 8-6, Interrupt service routine for SGR receivers 169
LIST OF TABLES

Table 3-1, Link budget for GPS satellites ........................................................................ 37
Table 3-2, Future GPS signals [GPS ICD 2007] ................................................................ 38
Table 3-3, Galileo signals [ESA and GJU 2006] .................................................................. 45
Table 3-4, Galileo codes [ESA and GJU 2006] .................................................................... 46
Table 3-5, Received power levels of Galileo signals [ESA and GJU 2006] .................. 49
Table 4-1, Timing jitter of BOC signals .............................................................................. 65
Table 5-1, Costas PLL discriminators ............................................................................... 86
Table 5-2, FLL discriminators ........................................................................................... 87
Table 5-3, DLL discriminators .......................................................................................... 90
Table 5-4, Hardware requirements of BOC search techniques ........................................... 99
Table 5-5, Acquisition times of the MGD discriminators and the SSB technique for
BOC(2, 1), $B_L = 1$ Hz, $C/N_0 = 24$ dB-Hz ......................................................... 105
Table 5-6, Acquisition times of the BJ and SSB for BOC(2, 1), $B_L = 1$ Hz, $C/N_0 = 24$
  dB-Hz .......................................................................................................................... 109
Table 5-7, BJ parameters for BOC(2$x f_c, f_c$) under false-lock conditions .................... 111
Table 5-8, Acquisition times of the BJ and SSB for BOC(6, 1), $B_L = 1$ Hz, $C/N_0 = 24$
  dB-Hz .......................................................................................................................... 112
Table 5-9, Symmetric and asymmetric BOC(2$x f_c, f_c$) peak values ............................ 114
Table 5-10, Hardware requirements of BOC tracking techniques ................................... 118
Table 6-1, Costas PLL discriminators for the DE BOC receiver .................................. 127
Table 6-2, SLL discriminators for the DE BOC receiver ................................................. 127
Table 6-3, Coherent DLL discriminators for the DE BOC receiver ............................... 128
Table 6-4, Acquisition times of the DE BOC receiver, BJ algorithm and the SSB
technique for BOC(6, 1), $B_L = 1$ Hz, $C/N_0 = 24$ dB-Hz ........................................ 136
Table 6-5, Hardware requirements of BOC tracking techniques .................................... 144
Table 7-1, Relative signal powers of interplex modulated GNSS signals ..................... 154
Table 7-2 Example DAC amplitude mapping for interplex modulated GNSS signals .... 155
Table 8-1, SGR receiver models ....................................................................................... 164
Table 8-2, 2-bit mapping by the GP2015 .......................................................... 166
Table 8-3, Mean square accumulation values over one carrier cycle ......................... 170
Table 8-4, Predicted future SSTL receiver versions ....................................................... 179
Table 8-5, IP receiver hardware requirements per tracking channel .............................. 184
Table 8-6, Xilinx Virtex II FPGA utilisation for PSK and BOC channels ..................... 185
Table 8-7, Loop parameters and update equations ......................................................... 189
Table 10-1, Galileo E1 PRN codes on Giove-A ............................................................... 214
Table 10-2, Search times ................................................................................................. 215
Table D-1, DLL discriminators for PSK signals ............................................................. D-1
<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC</td>
<td>Analogue to Digital Converter</td>
</tr>
<tr>
<td>AGC</td>
<td>Automatic Gain Control</td>
</tr>
<tr>
<td>AltBOC</td>
<td>Alternate Binary Offset Carrier</td>
</tr>
<tr>
<td>AMBA</td>
<td>Advanced Microprocessor Bus Architecture</td>
</tr>
<tr>
<td>ASIC</td>
<td>Application Specific Integrated Circuit</td>
</tr>
<tr>
<td>BOC</td>
<td>Binary Offset Carrier</td>
</tr>
<tr>
<td>BPSK</td>
<td>Binary Phase Shift Keyed</td>
</tr>
<tr>
<td>C/A</td>
<td>Coarse Acquisition</td>
</tr>
<tr>
<td>CASM</td>
<td>Coherent Adaptive Subcarrier Modulation</td>
</tr>
<tr>
<td>CBOC</td>
<td>Composite Binary Offset Carrier</td>
</tr>
<tr>
<td>CFI</td>
<td>Customer Furnished Item</td>
</tr>
<tr>
<td>COTS</td>
<td>Commercial Off The Self</td>
</tr>
<tr>
<td>CW</td>
<td>Continuous Wave</td>
</tr>
<tr>
<td>DAC</td>
<td>Digital to Analogue Converter</td>
</tr>
<tr>
<td>DCM</td>
<td>Digital Clock Module</td>
</tr>
<tr>
<td>DCO</td>
<td>Digitally Controlled Oscillator</td>
</tr>
<tr>
<td>DE</td>
<td>Double Estimator</td>
</tr>
<tr>
<td>DLL</td>
<td>Delay Locked Loop</td>
</tr>
<tr>
<td>E</td>
<td>Early</td>
</tr>
<tr>
<td>ESA</td>
<td>European Space Agency</td>
</tr>
<tr>
<td>ESTEC</td>
<td>European Space Research and Technology Centre</td>
</tr>
<tr>
<td>FEC</td>
<td>Forward Error Correction</td>
</tr>
<tr>
<td>FFT</td>
<td>Fast Fourier Transform</td>
</tr>
<tr>
<td>FLL</td>
<td>Frequency Locked Loop</td>
</tr>
<tr>
<td>FPGA</td>
<td>Field Programmable Gate Array</td>
</tr>
<tr>
<td>GCLK</td>
<td>Global Clock</td>
</tr>
<tr>
<td>GEO</td>
<td>Geostationary Earth Orbit</td>
</tr>
<tr>
<td>GETR</td>
<td>Galileo Experimental Test Receiver</td>
</tr>
<tr>
<td>GJU</td>
<td>Galileo Joint Undertaking</td>
</tr>
<tr>
<td>GNSS</td>
<td>Global Navigational Satellite System</td>
</tr>
<tr>
<td>GPS</td>
<td>Global Positioning System</td>
</tr>
<tr>
<td>HDL</td>
<td>Hardware Description Language</td>
</tr>
<tr>
<td>I</td>
<td>In-phase</td>
</tr>
<tr>
<td>IF</td>
<td>Intermediate Frequency</td>
</tr>
<tr>
<td>IMP</td>
<td>Inter-Modulated Product</td>
</tr>
<tr>
<td>IOB</td>
<td>Input Output Block</td>
</tr>
<tr>
<td>L</td>
<td>Late</td>
</tr>
<tr>
<td>LC</td>
<td>Inductor Capacitor</td>
</tr>
<tr>
<td>LEO</td>
<td>Low Earth Orbit</td>
</tr>
<tr>
<td>LFSR</td>
<td>Linear Feedback Shift Register</td>
</tr>
<tr>
<td>LNA</td>
<td>Low Noise Amplifier</td>
</tr>
<tr>
<td>LUT</td>
<td>Look Up Table</td>
</tr>
<tr>
<td>MAG</td>
<td>Magnitude</td>
</tr>
<tr>
<td>MBOC</td>
<td>Multiplexed Binary Offset Carrier</td>
</tr>
<tr>
<td>MEO</td>
<td>Medium Earth Orbit</td>
</tr>
<tr>
<td>MFUU</td>
<td>Modulator Frequency Up-converter Unit</td>
</tr>
<tr>
<td>Term</td>
<td>Description</td>
</tr>
<tr>
<td>------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>MGD</td>
<td>Multiple Gate Discriminator</td>
</tr>
<tr>
<td>MSB</td>
<td>Most Significant Bit</td>
</tr>
<tr>
<td>NMGU</td>
<td>Navigational Message Generation Unit</td>
</tr>
<tr>
<td>P</td>
<td>Prompt</td>
</tr>
<tr>
<td>PC</td>
<td>Personal Computer</td>
</tr>
<tr>
<td>PIF</td>
<td>Prototype Intermediate Frequency</td>
</tr>
<tr>
<td>PLL</td>
<td>Phase Locked Loop</td>
</tr>
<tr>
<td>PRN</td>
<td>Pseudo Random Noise</td>
</tr>
<tr>
<td>PSD</td>
<td>Power Spectral Density</td>
</tr>
<tr>
<td>PSK</td>
<td>Phase Shift Keying</td>
</tr>
<tr>
<td>PVT</td>
<td>Position Velocity Time</td>
</tr>
<tr>
<td>Q</td>
<td>Quadrature</td>
</tr>
<tr>
<td>QPSK</td>
<td>Quadrature Phase Shift Keying</td>
</tr>
<tr>
<td>RF</td>
<td>Radio Frequency</td>
</tr>
<tr>
<td>RHCP</td>
<td>Right-Hand Circularly Polarised</td>
</tr>
<tr>
<td>RT</td>
<td>Radiation Tolerant</td>
</tr>
<tr>
<td>SAW</td>
<td>Sub-Carrier Cancellation</td>
</tr>
<tr>
<td>SCC</td>
<td>Space GNSS Receiver</td>
</tr>
<tr>
<td>SGR</td>
<td>Sub-carrier Locked Loop</td>
</tr>
<tr>
<td>SNR</td>
<td>Signal to Noise Ratio</td>
</tr>
<tr>
<td>SSB</td>
<td>Single Side-Band</td>
</tr>
<tr>
<td>SSC</td>
<td>Surrey Space Centre</td>
</tr>
<tr>
<td>SSTL</td>
<td>Surrey Satellite Technology Limited</td>
</tr>
<tr>
<td>SV</td>
<td>Space Vehicle</td>
</tr>
<tr>
<td>TCXO</td>
<td>Temperature Controlled Crystal Oscillator</td>
</tr>
<tr>
<td>TMBOC</td>
<td>Time Multiplexed Binary Offset Carrier</td>
</tr>
<tr>
<td>TTFF</td>
<td>Time To First Fix</td>
</tr>
<tr>
<td>TWT</td>
<td>Travelling Wave Tube</td>
</tr>
<tr>
<td>UART</td>
<td>Universal Asynchronous Receiver-Transmitter</td>
</tr>
<tr>
<td>VE</td>
<td>Very Early</td>
</tr>
<tr>
<td>VL</td>
<td>Very Late</td>
</tr>
</tbody>
</table>

**SYMBOL LIST**

- $\Lambda$: Idealised PRN code correlation function
- $\varnothing$: Pulse equivalent to a PRN code chip
- $\Delta$: PSK equivalent early minus late discriminator function
- $\hat{\phi}$: Receiver estimated carrier phase
- $\hat{\xi}$: Receiver DLL estimated PRN code delay
- $\tilde{a}(t)$: Orthogonal PRN code sequence
- $\hat{w}$: Time adjacent correlation result
- $\Delta\hat{\phi}$: Receiver estimated carrier phase difference between epochs
- $\tilde{\delta}(t)$: Orthogonal BOC modulated code sequence
- $\tilde{\eta}$: Idealised BOC correlation function
- $\tilde{\omega}$: Idealised BOC discriminator function
$S(t)$ Orthogonal sub-carrier waveform
$t_r$ Receiver SLL estimated code delay
$\hat{t}$ Navigational data estimate
$\hat{t}^*$ Corrected SLL delay estimate
$\omega$ Carrier frequency
$\lambda$ Carrier wavelength
$\kappa$ Spectral separation coefficient
$\Sigma$ Mean square timing jitter
$\sigma$ Normalised standard deviation of timing jitter
$\epsilon$ Timing error
$\eta$ One sided white noise density
$\Delta$ Normalised discriminator spacing
$\alpha$ Coefficient of reflection
$\phi$ General phase shift term
$\tau$ Time delay of PRN code sequence
$p$ Pseudorange
$\Delta\tau$ PRN code delay error
$\Delta\phi$ Carrier phase difference between epochs
$\theta(t)$ Composite phase modulation introduced for interplex modulation
$\tau_{DCO}$ Sub-carrier DCO phase (ms)
$\omega_0$ Centre frequency of IF signal
$\tau_{DCO}$ Code DCO phase (ms)
$\phi_{DCO}$ Carrier DCO phase
$\Delta f$ Frequency error
$\omega_n$ Natural loop frequency
$\sigma_n$ Standard deviation of the synthesised noise
$\beta_2$ Two sided receiver front-end bandwidth
$\lambda_{SC}$ Sub-carrier wavelength
$A$ Signal Amplitude
$a(t)$ PRN code sequence
$b$ Normalised receiver front-end bandwidth
$b(t)$ BOC modulated waveform
$B_d$ Data bandwidth (two-sided)
$B_L$ Loop bandwidth
$B_S$ Signal bandwidth (two-sided)
$c$ Speed of light
$C$ Carrier power
$C(t)$ Composite modulation of BOC sub-carrier and/or PRN code sequence
$C_{UL}$ Code lock indicator
$C_{LI}$ Carrier lock indicator
$d(t)$ Navigational data message
$e_{\phi}$ PLL estimated carrier phase error
$e_\delta$ FLL estimated carrier frequency error
$e_\tau$ DLL estimated PRN code delay error
$e_{\phi_0}$ SLL estimated PRN code delay error
$f_{\phi}$ Integrated carrier phase error
$f_{\omega}$ Integrated carrier frequency error
\( f_c \) PRN code chipping rate
\( f_{DAC} \) Sampling frequency of DAC
\( f_n \) Update frequency of noise samples
\( f_s \) BOC sub-carrier frequency
\( f_s \) Sampling frequency
\( G \) LFSR polynomial
\( G_{F} \) Correlation gain with PRN code delay error
\( G_{F} \) Correlation gain with frequency error
\( i(t) \) Interfering signals
\( ICP \) Integrated carrier phase
\( ISCP \) Integrated sub-carrier phase
\( k \) Loop gain
\( K \) Total number of early late gates
\( k_\phi \) Carrier to code Doppler scaling factor for a coherent receiver
\( k_\omega \) Carrier to code Doppler scaling factor for an incoherent receiver
\( k_{\phi} \) Carrier to sub-carrier Doppler scaling factor for a coherent receiver
\( k_{\omega} \) Carrier to sub-carrier Doppler scaling factor for an incoherent receiver
\( K_{FD} \) Frequency discriminator gain
\( K_{PD} \) Phase discriminator gain
\( K_{CD} \) Code discriminator gain
\( K_{DCO} \) DCO gain
\( K_{N} \) Ratio between the DAC sampling rate and noise update rate
\( K_{SC} \) Ratio between the DAC sampling rate and PRN code rate
\( L_D \) Length of data bit (ms)
\( m \) Modulation index
\( n \) LFSR length
\( N \) Number of chips in PRN code sequence
\( n(t) \) Additive noise
\( N_0 \) Noise density
\( NF \) Theoretical receiver noise floor value
\( N_{HC} \) Number of half chip per code epoch
\( P \) Signal power
\( p \) Integer count of early late gates
\( R \) Autocorrelation function
\( S(\omega) \) Signal power spectral density
\( s(t) \) Square sub-carrier waveform
\( S(t) \) PSK signal representation
\( S_{Cl} \) Sub-carrier lock indicator
\( sqc(t) \) Square cosine waveform
\( T \) Integration time
\( T_x \) Transmit time from DLL
\( T_{F} \) Transmit time from SLL
\( t(m) \) Cross correlation values
\( T_c \) PRN code chip period
\( T_D \) Early to late discriminator spacing
\( T_{DC} \) Code loop discriminator spacing
\( T_R \) Receiver estimated time
\( trc(t) \) Triangular cosine function
\( Trs \) Trapezoidal sine function
\( trs(t) \) Triangular sine function
<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_S$</td>
<td>Sub-chip period</td>
</tr>
<tr>
<td>$T_T$</td>
<td>Transmission time</td>
</tr>
<tr>
<td>$u(t)$</td>
<td>Received signal representation</td>
</tr>
<tr>
<td>$v(t)$</td>
<td>Received signal multiplied by receiver generated replicas</td>
</tr>
<tr>
<td>$w$</td>
<td>Correlation result</td>
</tr>
<tr>
<td>$w(t)$</td>
<td>Noise sample</td>
</tr>
<tr>
<td>$w_S$</td>
<td>Search correlation</td>
</tr>
<tr>
<td>$X(s)$</td>
<td>Input to filter (s domain)</td>
</tr>
<tr>
<td>$x(t)$</td>
<td>Input to filter (time domain)</td>
</tr>
<tr>
<td>$X_{CC}$</td>
<td>Carrier cycle counter</td>
</tr>
<tr>
<td>$X_D$</td>
<td>Data bit counter value</td>
</tr>
<tr>
<td>$X_E$</td>
<td>Epoch counter value</td>
</tr>
<tr>
<td>$X_{HC}$</td>
<td>Half chip counter value</td>
</tr>
<tr>
<td>$X_{SC}$</td>
<td>Sub-carrier cycle counter</td>
</tr>
<tr>
<td>$Y(s)$</td>
<td>Output of filter (s domain)</td>
</tr>
<tr>
<td>$y(t)$</td>
<td>Output of filter (time domain)</td>
</tr>
<tr>
<td>$Z[k]$</td>
<td>Random number at sample $k$</td>
</tr>
</tbody>
</table>
Acknowledgements

First and foremost I would like to express my gratitude for the significant theoretical support offered by my academic supervisor Dr Stephen Hodgart. Much of this was in unpublished technical memoranda which duly appear here in the various appendices. I would also like to acknowledge the contribution of my industrial supervisor Dr Martin Unwin for his invaluable guidance, practical knowledge and instruction.

This research has been supported by the Location and Timing Knowledge Transfer Network, EPSRC, Surrey Satellite Technology Limited and the Surrey Space Centre. Many individuals from SSTL and SSC have helped and encouraged me during my studies and my thanks to them all. I am particularly indebted to Michael Meier for his expert practical knowledge and teaching. Also, I would like to thank the members of the GNSS team at SSTL for their help and friendship.

I thank my family and my extended Finnish family for their love and support over the past years. Finally my greatest thanks go to Hanna-Leena for inspiring and encouraging me throughout and keeping me somewhat sane.
1 Introduction

This chapter introduces the various partnerships that have invested in and contributed to this research project. A brief history of the contributing parties is given to provide a context for the project. Following this, a short description of the content in the subsequent chapters of this report is given.

1.1 The CASE PhD studentship

The CASE PhD studentship was created by the Electrical and Physical Sciences Research Council (EPSRC) to promote collaboration between industry and academia through research with common goals. EPSRC set up a number of groups, each devoted to a specific area of electrical and physical sciences and called these Faraday partnerships. Each partnership is given funding to develop the interaction between industry and academia through research in its specific area. The Pinpoint Faraday partnership is devoted to research into the applications of Global Navigation Satellite Systems (GNSS) and enabled the core funding for this research.

The goals of the CASE research are expected to satisfy both industrial and academic partners. For this reason the CASE projects tend to contain more practical work than the traditional theoretical PhD.

The industrial partner of this CASE studentship was Surrey Satellite Technology Limited (SSTL). SSTL was formed as a spin-off company from the University of Surrey in 1985. Since then, SSTL has been involved in 26 satellite missions and become a world-leader in supplying small satellites platforms. SSTL manufactures its own range of GNSS receivers, which are operated on-board its own satellites and supplied externally as sub-systems. The academic partner was Surrey Space Centre (SSC), who specialise in all areas of space research including GNSS at the University of Surrey. Common office locations and the close working relationship between SSTL and SSC provide the ideal environment for the CASE student.
1.2 The future of GNSS

The generic term GNSS is currently used to encompass two operational systems: the US Global Positioning System (GPS) and the Russian (GLONASS). Although originally conceived for military use, in recent years civilian use of GNSS has increased rapidly. Recent market research [Research and Markets 2006] has projected the worldwide market value of GPS as reaching $22 billion by 2008. A huge ever-expanding range of applications for GNSS receivers has resulted in their adoption into many aspects of daily modern life. In turn, the number of GNSS applications for space-borne users has also increased. GPS is predominantly used for most applications mainly due to smaller numbers of operational GLONASS satellites. The US has already started its campaign of GPS modernisation, with two block IIR-M satellites currently operational and potentially five more to be launched in 2007.

GPS modernisation aims to improve upon the existing system by broadcasting additional military and civil signals. This is intended to satisfy the increasing civil demand for high-precision dual frequency systems. However, competition for the already large GNSS market is set to increase with the introduction of the European GNSS, Galileo.

This new generation of GNSS will provide more satellites transmitting a range of high-bandwidth, high precision signals with precise ephemeris and integrity monitoring. The new signals can potentially provide a number of performance advantages over the existing systems. However, the new complex signal specifications require new receiver architectures and new techniques to achieve signal acquisition and tracking.

This research project was formed to study the impact and implications of new generation GNSS on receiver design with emphasis on space applications. The expected outcomes of this project were as follows.
Introduction

➢ To further develop SSTL’s space GNSS receiver designs – Providing a platform capable of receiving the new generation of GNSS signals in order to derive benefit for space applications.

➢ To analyse the impact of the new GNSS on receiver design – Providing a comprehensive comparative study of the receiver techniques required for receiving future GNSS signals, while developing novel, beneficial approaches where possible.

This thesis describes the work carried out to achieve these goals, with particular emphasis given to a novel technique for tracking Binary Offset Carrier (BOC) modulated signals.

The work described in this thesis was carried out at a very timely moment in the development of global navigation satellite systems. The world as a whole, with its billions of potential customers, is now perceived as a customer of such systems, not just the military and specialist users. During the period of my work (starting from September 2003) there have been important international agreements and developments, which have confirmed or at least recommended the structure of entirely new signals. A new range of different coding and modulation schemes has been conceived to serve an expanding multi-faceted market. The Americans are implementing significant changes and hopefully improvement in the development of the next generation of GPS. There may well be implemented soon the independent European Galileo system, which will also adopt new codes and modulations, as well as the latest technology in atomic clocks. As a student of Surrey University I was well placed to make a contribution to these challenging developments at both theoretical and practical level under the joint auspices of Surrey Space Centre and Surrey Satellite Technology Ltd. Shortly before this research began SSTL achieved a contract to design and build the first ever test satellite Giove-A of the Galileo signals and technology. The satellite was launched on the 28th of December 2005. The opportunity existed then to design and build a test transmitter (see [Blunt 2005]) for installation on the satellite before launch; and also to design and build appropriate receivers to monitor the transmissions both in ground based simulations or emulations and real live tests after launch. I am grateful to the technical and financial support.
from the GNSS team of the company headed by one of my supervisors Dr Martin Unwin, which made this possible.

Before describing in detail the point, purpose and potential novelty of these practical developments, the beginning chapters of this thesis lead up to a description of a theoretical novelty, initiated jointly by myself and my other supervisor Dr Stephen Hodgart of Surrey Space Centre. An important feature of the new signals for both GPS modernisation and Galileo is an entirely new kind of modulation called BOC (Binary Offset Carrier). A family of modulations based on BOC are characterised by a sub-carrier modulation imposed on the code-modulation. The effect is well known to create a split spectrum (see Figure 3-9). It is perhaps surprising that a family of signals using this modulation and their precise specification was agreed internationally (see Table 3-2 and Table 3-3) for both new GPS and Galileo, despite the reservations published in many papers on the practical difficulties in realising a good working BOC receiver. The notorious perceived difficulty is due to the characteristic multi-peaked correlation function. In our view all known receivers, or receiver principles, have problems with this: either because the receiver is not fail safe and is potentially unreliable (the so-called bump-jumping receiver [Fine and Wilson 1999]); or the multi-peaks are eliminated at the very substantial cost in much degraded accuracy [Bello and Fante 2005].

With my work under Dr Hodgart what seems to be an entirely new and original method has been developed which entirely solves the problem of tracking BOC. The problem of multi-peaks goes away and there is no loss of potential accuracy. The invention has been assigned to the University of Surrey, and a professionally drafted patent application filed with the Patent Office from August 2006 with ourselves named as joint inventors. All simulations, emulations and further practical work seem to show that the invention does indeed work and has no problems. There is no indication in any published work that others have perceived our way to the solution. This thesis describes in detail this invention and the first experimental results. When in due course it is published our work hopefully will re-assure conservative technical and political interests internationally, if such exist, that it is now safe to go ahead with BOC (and also AltBOC for the Europeans).
1.3 Outline of thesis

This thesis consists of 11 chapters with the following content.

Chapter 2 describes the driving forces behind this project and the motivation for research in this area. The specific goals of the research are described, which satisfy both the industrial and academic requirements of the research. To emphasise the need for the research examples of space applications to which this work may benefit are given.

Chapter 3 gives an overview of the current and future GNSS signal characteristics. This is essential to provide background for the thesis, which is fundamentally about the new techniques and approaches required to transmit and receive these signals. Details of the modulation, multiplexing and coding schemes are given along with mathematical representations of current and future GNSS signals.

Chapter 4 provides an analysis of the advantages and disadvantages of BOC modulation with comparison to the existing modulation techniques. The effects of BOC on the transmitted frequency spectrum are described and detailed comparative analysis of the tracking and multipath performance of BOC modulation is given.

Chapter 5 gives a detailed theoretical description and performance analysis of current and future GNSS receiver search, acquisition and tracking techniques. Firstly, current GPS receiver techniques are described in depth covering both coherent and incoherent systems. Following this, a comparison is given of the techniques currently proposed by the literature in order to successfully search for and track BOC signals. Each scheme is compared with consideration of the receiver acquisition speed, tracking sensitivity and the hardware impact of the technique.

Chapter 6 provides a detailed theoretical description and performance analysis of the novel Double Estimating (DE) BOC receiver, which was developed during this research. A comprehensive description of DE technique is given, showing how it can be applied to coherent and incoherent BOC systems and to the Alternate BOC (AltBOC) modulation. The technique is compared against the BOC tracking schemes
identified in Chapter 5 and a number of advantages are found for both performance and hardware considerations. The practical issue of distortions or asymmetry in transmitted BOC spectrums and its effect on receiver tracking techniques are also analysed. Further advantages are identified for the DE BOC tracking technique while operating with distorted signals.

Chapter 7 describes hardware implementations of GNSS signal generators. Emphasis is given to the SSTL approach to implementing a Galileo signal generator on the Giove-A satellite, which this research has contributed to. This efficient and elegant approach to generating GNSS signals is capable of producing all variations of signals that have been proposed for the future GNSS. Examples of signals from an Intermediate Frequency (IF) bench prototype signal generator and the flight module flown on Giove-A are given. The hardware implementation of a digital noise generator in the signal generator is also described. This noise generator can be used to emulate various levels of additive Gaussian noise for receiver bench testing.

Chapter 8 provides a in-depth look at the SSTL Space GNSS Receiver (SGR) design and follows on to describe the development of a Prototype IF (PIF) receiver, designed to receiver future GNSS signals. Firstly, an overview of the SSTL SGR architecture is given to provide a background receiver design and identify specific areas that can be improved by this research. Subsequently, the design of the PIF receiver architecture is then described, which is intended to replace and enhance many of the core SGR components. The PIF receiver platform also has been used to provide a bench demonstration and evaluation of the DE BOC tracking technique detailed in Chapter 6. The adaptations required to the correlator hardware elements, processor software to implement the DE technique are presented.

Chapter 9 described the testing of the PIF receiver using current and future GNSS signals. Methods for deriving measurement data from the receiver while operating the DE BOC tracking technique and evaluating the performance of the low-level receiver functions are given.
Chapter 10 shows the development and testing of a prototype receiver based on a single FPGA. The receiver was tested with live signals from both the GPS constellation and the Galileo E1 signal from Giove-A satellite.

Chapter 11 describes the contributions made to the field of GNSS by this research. Each contribution is detailed with a description of its potential benefit to the GNSS community. Following this suggestions are made for future research into the areas covered by this research. These include the exploitation of a patent filled for the novel BOC tracking scheme developed during this research.
2 Background, motivation and goals

In order to judge the merit of this research it is important to understand how the project came into being and its potential impact to GNSS academia and industry. In this chapter the driving forces behind this research and the history of its conception are discussed. To provide a context for the research, examples of GNSS receiver applications in space are given, with emphasis on the research activities at SSC and SSTL. Following this, the aims of the research are described, which, given the nature of the CASE studentship, contain a strong industrial emphasis to reflect the research investment by SSTL.

2.1 SSC, SSTL, satellites and GPS

In 1993 SSTL and SSC pioneered the use of GNSS in space through the first operation of a GPS receiver on a micro-satellite in low-earth orbit (LEO). The receiver was used to provide the satellite with position, velocity and time (PVT) information [Unwin 1995], which enabled determination of the satellite's orbit. The first receiver flown by SSTL in orbit was manufactured and adapted for operation in space by the GNSS receiver manufacturer Trimble. Since then SSTL have produced their own space GPS receivers (SGR). The SGR receivers are operated on SSTLs own missions and have also been supplied to ESA, NASA and the US Air-Force.

As the SGR designs have progressed they have enabled a variety of applications. In 1999 the 24-channel SGR-20 was flown on the Uosat-12 satellite. This receiver can process signals on four separate antennas with six channels devoted to each antenna. This enabled a demonstration of attitude determination using GPS by comparing the signals across the antennas [Purivitraipong et al 2000]. Further research has taken place to provide a GPS attitude system which is more robust to multipath errors, again making use of real data and demonstrations using the SSTL hardware [Duncan et al 2006].

On-board the UK-DMC micro-satellite SSTL have an adapted version of the SGR-10, which is pioneering research into the use of sea-state monitoring with GNSS signals.
[Gleason et al 2005]. The experimental receiver is specially designed to receive GPS signals reflected back to the satellite from the ocean surface. Again this is supported by research from SSC into modelling and simulating the scatter of the signal with the ultimate aim of determining quantities such as ocean roughness, wave height and wave direction. The acquisition of real data from the satellite has successfully demonstrated the credibility and validity of this technology and fuelled research into this area.

Another experimental SSTL receiver has been flown on the Giove-A satellite, specially designed to operate in a high-earth orbit (HEO) with the potential of providing a low-cost receiver for geostationary earth-orbits (GEO) in the future [Steenwijk et al 2006]. This receiver is adapted to acquire and track extremely weak GPS signals in order to obtain PVT information while in an orbit outside the transmitting GPS constellation. Again complementing SSTL’s advances in receiver designs this application provides a number of research challenges currently under investigation at SSC, including weak signal acquisition, weak signal tracking and orbit estimation.

Each of the above applications can potentially benefit through advances in GNSS receiver technology provided by this research. Specific aims to benefit GNSS attitude, GNSS remote sensing and GEO GNSS receivers are given in the following section of this chapter.

In 2003 SSTL was awarded the contract to design and manufacture the first Galileo test satellite, Giove-A. This satellite’s mission was to claim the frequency bands allocated to the European Community by transmitting representative signals in those bands. Also, the satellite provides a demonstration of a number of key technologies required by the Galileo programme. In December 2005, Giove-A was launched and has successfully claimed the Galileo frequency bands.

The contract to manufacture Giove-A has provided SSTL and SSC with a unique opportunity to study, analyse and evaluate the impact of the next generation of GNSS (GPS modernisation and Galileo) signals on receiver design. Under the Giove-A contract SSTL has developed a Galileo transmitter capable of producing
representative Galileo signals, which this research has contributed to (see Chapter 7). This access to the early Galileo specification, representative signal generators and real signals from space has been an enabler and a driver of this research.

The working relationship between SSC and SSTL has already provided many valuable contributions to the world of GNSS. The partnership strikes a rare balance which many organisations aspire to; between the industrial ‘market pull’ of a commercial company and the ‘technology push’ driven by academia. This partnership is entirely in tune with the spirit of the EPSRC CASE studentship bringing industry and academia together through research with mutual goals.

2.2 Research objectives and goals

The aim of this research was to analyse the impact of the next generation in GNSS (GPS modernisation and Galileo) and determine the advances required by receiver architectures to take advantage of these new systems, providing novel approaches where possible. Emphasis was given to developing receiver architectures for small satellite applications, although the work also provides significant technical value to the terrestrial applications of GNSS.

SSTL have developed a range of space GPS receivers [SSTL 2007] and have pioneered a number of novel space applications. However, the current design is based on an aging chipset that has no flexibility to adapt to the signal specifications proposed for GPS modernisation and Galileo. In order to continue the evolution of SSTL’s SGR family of receivers and benefit from the potential of the future signals, a new high-performance flexible receiver architecture is required. Therefore, a primary industrial and commercial aim of this project was to remove the dependency of the SGR range on an aging and potentially obsolete chipset.

Many scientific space missions require accuracy greater than the typical 10 metre accuracy obtained through single frequency GNSS. The next generation of GNSS will make dual frequency signals available to civil users enabling virtual elimination of residual errors due to the ionosphere and increased navigation accuracy.
Background, motivation and goals

Ambiguity resolution used in attitude determination and many terrestrial applications can benefit from multiple frequency receivers [Teunissen et al 2002]. Therefore, the second hardware goal was to develop a low-cost receiver architecture capable of processing multiple frequency bands.

The combination of future GPS and Galileo constellations will make over 50 GNSS signals available to the space user. Currently SGR receivers have a maximum capacity of 24 receiving channels. A receiver with greater channel capacity and capability to process a range of GNSS signals would significantly benefit a number of space applications. GNSS reflectometry requires reflected signals from more than one satellite to determine wind direction [Komjathy et al 2001] and therefore benefits from more satellites in the sky. Also, more receiver tracking channels enables greater ocean coverage and may allow receivers to perform real-time formations of the delay-Doppler map, a valuable tool in GNSS reflectometry. The reliability of GNSS attitude determination could also be greatly increased through greater receiver channel capacity, devoting extra channels to each antenna (currently limited to 6 channels per antenna). Hence, the third hardware goal of this research was to provide the ability for the receivers to increase the number of tracking channels available to the user. Preferably this should be a flexible choice depending on the application.

Both the modernised GPS and Galileo systems will provide pilot tones on some of their signals. The pilot tones permit long integration times enabling acquisition and tracking of very weak GNSS signals. This is particularly useful for GEO receivers where navigational positioning is only made possible by receiving the very weak signals from GNSS satellite antenna side-lobes [Ebinuma et al 2004]. Therefore, an advanced receiver architecture capable of receiving modernised GPS and Galileo signals may benefit GEO receivers greatly and provide robust PVT information for GEO users. Also, GEO GNSS receivers are currently very expensive and hence users would benefit from low-cost receiver architecture suitable for the high-radiation environments experienced in HEO and GEO.

The above examples illustrate the need for new advanced GNSS receiver architecture for both commercial and scientific space applications. To summarise, the areas of
Background, motivation and goals

The space receiver architecture to which this research project was intended to contribute were as follows.

- Removing the dependency of the SSTL SGR range on an aging and potentially obsolete chipset.
- Low-cost receiver architecture capable of processing multiple frequency bands.
- Receiver architecture with greater and more flexible channel capacity.
- Receiver architecture capable of receiving GPS modernised and Galileo signals.
- Low-cost receiver architecture suitable for severe radiation environments.

Although multi-faceted, these advances in receiver technology generally embody the goals SSTL desires from this research. However, the design of receiver architecture for the next generation of GNSS results in a significant number of challenges both theoretical and practical from which academic value can be derived.

The new signals include a host of new complex modulation, multiplexing and coding schemes designed to cover higher bandwidths and deliver higher precision than ever transmitted before see [ESA and GIU 2006] and [GPS SIS 2007]. New approaches to receiver design and operation are required in order to take full advantage of the proposed signal specifications. Research broad enough to encompass the entire impact of the new GNSS is beyond the scope of this research project. Hence, a number of key areas of investigation were identified, which were of specific interest to SSTL and SSC. From this the academic goals of this research were formed and can be summarised as follows.

- Search, acquisition and tracking of Binary Offset Carrier (BOC) modulated signals – providing a comparison of the proposed receiver techniques, identifying flaws and determining where improvements can be made.
- The effect of complex multiplexing schemes on transmitter and receiver architectures and operation – analysing how these multiplexing schemes can be implemented and what approaches can be adopted in the receiver.
Modulation and high bandwidth signals – evaluating the potential benefits and problems associated with BOC modulated and high-bandwidth signals.
3 Signal characteristics

This chapter details the signal structure of existing and future signals to be transmitted in the L-band GNSS frequency allocations. It is important to fully understand all possible future GNSS signal structures in order to evaluate their impact on GNSS receivers and formulate receiver solutions. Firstly, a review of the current or heritage GPS signal structure is given with signal representations, modulation and coding techniques. Secondly, the proposed changes to the GPS signal structure by the modernisation programme are detailed. Finally, the current Galileo signal structure, its specifications and properties are described in detail.

3.1 Heritage GPS signal characteristics

GPS is a spread spectrum system, where the spread signal occupies a bandwidth, much greater than the rate of the data being transmitted [Sklar 1988]. This redundancy of bandwidth serves to suppress detrimental effects of interfering signals and reduces the peak transmitted signal power levels to effectively hide the signal in background noise. The spreading technique denoted, Direct Sequence-Spread Spectrum (DS-SS), refers to technique where a carrier wave is modulated by a data signal overlaid with a high frequency Pseudo-Random Noise (PRN) spreading signal.

A conceptual diagram of a spread spectrum system is shown in Figure 3-1, the modulation onto the carrier is omitted for simplicity. The narrow bandwidth, \( B_d \) of the data signal \( d(t) \) is spread by a PRN code spreading signal, \( a(t) \) of significantly higher bandwidth, \( B_s \). The transmitted signal then passes through a channel, which applies additive noise, \( n(t) \) and interfering signals, \( i(t) \). A synchronised replica spreading code signal multiplied onto the received signal will then result in recovery of the desired signal with some error from thermal noise (spectral density \( N_0 \)) and interference.
The innovation of the GPS is to use the PRN code sequence as a ranging signal. In combination with its associated data signal this allows the path difference from transmitter to receiver to be recovered. The GPS satellite signals share the same carrier frequency and are separable in a receiver only because each respective transmission employs a unique PRN spreading code. Each effective bit of the PRN code sequence is called a 'chip'. Despite the fact that GPS is a code modulation of a continuous wave (CW) carrier, the navigational or ranging signal is effectively a sequence of periodic pulses, with a periodicity equal to the code length and pulse width of one chip. The range to each differently located GPS satellite is measured by the timing of these pulses and comparing the relative time delay of the pulses enables three-dimensional navigation.

Heritage GPS uses Binary Phase Shift Keyed (BPSK) modulation [GPS ICD 2007], where ideally the carrier phase changes instantaneously by 180°, depending on the data modulated spreading sequence. A PSK modulated signal can be written as

$$S_{\text{PSK}}(t) = \sqrt{2P} \times a(t) \times \cos(\omega t) \times d(t)$$

where $d(t), a(t) \in (-1,+1)$.
Signal characteristics

\( P \) is the signal power, \( d(t) \) is the bi-phase data signal, \( a(t) \) is the bi-phase PRN code spreading signal and \( \omega \) is the carrier frequency. The designation BPSK-R\( (f_c) \) has been adopted to define this type of modulation, where \( f_c \) is the chipping rate and is an integer multiple of 1.023MHz.

![Figure 3-2, L-Band GNSS frequency allocations](image)

Figure 3-2 shows the L-band frequency allocations for current and future GNSS systems. Currently, GPS consists of between 24 and 32 satellites broadcasting three navigational signals in the L-band; one signal available for civil use transmitted on the L1 carrier frequency and two military signals transmitted on the L1 and L2 carriers. The Heritage GPS signal structure is depicted in Figure 3-3. All the GPS signals are derived from the fundamental GPS frequency of 10.23MHz.

![Figure 3-3, Heritage GPS signal generation structure](image)
GPS signals on L1 retain orthogonality because they are broadcast in phase quadrature, which can be represented as follows.

\[ S_{L1}(t) = \sqrt{2P_c}d_{CA}(t)a_{CA}(t)\cos(\omega_{L1}t) + \sqrt{2P_p}d_p(t)a_p(t)\sin(\omega_{L1}t) \]

\[ a_{CA}(t) \] is denoted the Coarse Acquisition (C/A) code, which is a 1023 chip long PRN sequence, unique to the transmitting satellite \( i \) (1 to 32), from the Gold code family [Gold 1967]. Each bit or 'chip' of the C/A code, \( T_C \) is \( \left( \frac{\sqrt{1.023}}{c} \right) \) μs long and therefore is said to have a ‘chipping rate’ of 1.023 Mcps (Mega chips per second). The entire C/A code sequence repeats every 1 ms. \( a_p(t) \) is named the precision code, which is a PRN sequence, unique to the satellite \( i \), with a chipping rate of 10.23 Mcps and repeats once a week. This code is known as the P(Y) code because if desired, the satellites have the ability to switch transmission to modulate the carrier with the encrypted Y code, which is only available to U.S. government users.

\( d_{CA}(t) \), is the bi-phase navigational data signal associated with the civil C/A code and is transmitted at a rate of 50Hz. \( d_p(t) \) is the navigational data associated with the military P code signal. The navigational data contains information necessary for the receiver to compute position, velocity and time solutions for each satellite. \( \omega_{L1} \) is the L1 carrier frequency, \( P_C \) and \( P_P \) are the C/A and P(Y) signal powers, respectively.

The relative power of the currently transmitted C/A code is 3dB greater than that of the P(Y) code and hence, \( P_p = \frac{P_c}{2} \).

One chip of the GPS C/A code propagating at the speed of light, \( c \) has a length of 293 m \( (T_C \times c) \), although actual discrimination generally achieves accuracies that are a very small fraction of this. The repeat interval of 1 ms implies a range ambiguity of around 300 km. However, transitions of navigational data potentially occur every 20 ms, which expands the ambiguity to around 6000 km. This range ambiguity is resolvable by examination of the data stream \( d(t) \). The P(Y) code chipping rate of 10.23 Mcps results in an equivalent resolution of 29 m. Again, actual discrimination
is some small fraction of the resolution. Currently, the majority of GPS satellites transmit only the P(Y) code signal in the GPS L2 band, which can be represented as follows.

$$S_{L_2}(t) = \sqrt{2P_p} d_r(t) \alpha_p(t) \cos(\omega_{L_2} t)$$  \hspace{1cm} 3-3

$\omega_{L_2}$ is the L2 carrier frequency.

The GPS C/A code is generated using two 10 bit linear feedback shift registers (LFSR), G1 and G2, as shown in Figure 3-4. Both registers are initialised with all bits set to a logical 'one' state. The feedback taps of the registers are commonly described in polynomial form as follows [Sklar 1988].

$$G1 = 1 + X^3 + X^{10}$$  \hspace{1cm} 3-4

$$G2 = 1 + X^2 + X^3 + X^8 + X^9 + X^{10}$$

$X^i$ represents the $i$th bit of the LFSR. 37 PRN codes are generated by combining the output of the G1 register with a unique selection of two bits from the G2 register.

![Figure 3-4, C/A code generator](image-url)
The resulting PRN codes are maximal length sequences with \( N = 2^n - 1 \) chips, where \( n \) is the length of the LFSR. The periodic autocorrelation function for a PRN sequence \( a(t) \) of length \( n \) chips, with a chip period \( T_c \) can be written as follows.

\[
\Lambda(\tau) = \frac{1}{N T_c} \int_0^{N T_c} a(t)a(t + \tau)dt
\]

The autocorrelation envelope (Figure 3-5) can be approximated by a triangle function, the peak of which (amplitude \( A \)) corresponds to the perfect alignment (correlation) between the received code and the locally generated replica. Outside the correlation interval the ideal cross-correlation function is \(-A/N\) due to the avoidance of the all-zero (stable) state in the generation of Gold codes.

In practice the sequences identified by Gold exhibit a three-valued cross-correlation function with values \( \left\{ -1, \frac{-t(n)}{2^{n-1}}, \frac{t(n)-2}{2^{n-1}} \right\} \), where

\[
t(n) = \begin{cases} \frac{2^{(n-1)/2} + 1}{2^{n-1}} & (\text{odd } n) \\ \frac{2^{(n+2)/2} + 1}{2^{n+1}} & (\text{even } n) \end{cases}
\]

\[\text{Figure 3-5, Ideal autocorrelation of a PRN sequence}\]
Therefore, Gold sequences employed for GPS C/A code have cross correlation values of \[ \{ -1, -65, 63 \}. \] The autocorrelation of the GPS C/A code (PRN1) is shown in Figure 3-6.

A PRN code sequence can be viewed as a periodic sequence of pseudo-randomly repeated rectangular pulses. Therefore, the two-sided power spectral density of a sequence with chip period \( T_c \) and pulse amplitude \( A \), can be written as

\[
S_{PRN}(\omega) = A^2 T_c \text{sinc}^2 \left( \frac{\omega T_c}{2} \right)
\]

where, \( \text{sinc}(x) = \frac{\sin(x)}{x} \)

The power spectral densities (PSD) of the current GPS signals are shown in Figure 3-7, assuming no filtering to the signals and 1W signal power. The main lobe of the C/A code signal is seen to spread ±1.023 MHz around the L1 carrier. The higher chipping rate of the P(Y) code, ten times the C/A code rate, causes the spectral energy of the main lobe to be spread over ±10.23 MHz around the carrier.
Figure 3-7, Power spectral density of current GPS L1 signals: (unfiltered, 1W signal power)

The Radio Frequency (RF) link budget for GPS signals is shown in Table 3-1. The free space propagation loss, $L_{fr}$ is calculated as follows.

$$L_{fr} = \left( \frac{\lambda}{4\pi r} \right)^2$$

3-8

$\lambda$ is the transmitted carrier wavelength and $r$ is the distance to the satellite ($r = 25236$ km at 5° elevation).
Table 3-1, Link budget for GPS satellites

<table>
<thead>
<tr>
<th></th>
<th>L1 C/A code</th>
<th>L1 P(Y) code</th>
<th>L2 P(Y) code</th>
</tr>
</thead>
<tbody>
<tr>
<td>Satellite TX power, (P_t)</td>
<td>13.4 dBW</td>
<td>10.4 dBW</td>
<td>8.2 dBW</td>
</tr>
<tr>
<td>TX Antenna gain, (G_{tx}) (max pointing error 14.3°)</td>
<td>13.4 dB</td>
<td>13.4 dB</td>
<td>11.5 dB</td>
</tr>
<tr>
<td>Required SV EIRP (-</td>
<td>P_t</td>
<td>+</td>
<td>G_{tx})</td>
</tr>
<tr>
<td>Atmospheric losses, (L_a)</td>
<td>0.5 dB</td>
<td>0.5 dB</td>
<td>0.5 dB</td>
</tr>
<tr>
<td>Propagation loss, (L_p) ((R = 25236\text{km}))</td>
<td>184.4 dB</td>
<td>184.4 dB</td>
<td>182.3 dB</td>
</tr>
<tr>
<td>Receiving antenna gain, (G_{rx})</td>
<td>0 dB</td>
<td>0 dB</td>
<td>0 dB</td>
</tr>
<tr>
<td>Minimum received power (-P_r +</td>
<td>G_{tx}| -</td>
<td>L_n| -</td>
<td>L_p</td>
</tr>
</tbody>
</table>

Generally the received power levels of the GPS satellites are up to 5dB greater than the specified minimum power levels [Kaplan and Hegarty 2006].

3.2 GPS modernised signal characteristics

The completion of GPS modernisation under the current plans [GPS ICD 2007] will result in four additional navigational signals transmitted in the L-band; one military signal broadcast on the L1 carrier frequency, L1 M, one military and one civil signal on the L2 frequency, L2 M and L2 C respectively, and an additional civil signal on the L5 carrier (see Figure 3-2). The GPS block IIR satellites will transmit the new L1 and L2 signals while the subsequent block IIF satellites will transmit the new L5 signal. Discussions between the US and ESA are still on-going as to whether to accept a proposal to implement a common civil signal in the L-band (L1 C). Table 3-2 shows the centre frequencies, currently agreed modulation schemes, data rates and types of data of current and future GPS signals.

1 The use of square brackets \([\ ]\) denotes a dB quantity
A 12 month study by the GPS Joint Program Office (JPO) [Betz 1999] resulted in the decision to use Binary Offset Carrier (BOC) modulation for the new military signals on L1 and L2. This modulation type will also be implemented for Galileo signals in various forms. BOC modulation is a rectangular sub-carrier modulation (sine or cosine) of the PRN spreading code and is denoted BOC\((f_s, f_c)\), where, \(f_s\) is the sub-carrier frequency, \(f_c\) is the PRN code chipping rate and both are multiples of \(1.023 \times 10^6\). The subcarrier frequency is chosen such that it has an integer number of half periods, \(T_s\) (sub-chips) within a chip of the spreading sequence. A number of different BOC modulations are depicted in Figure 3-8. The normalised PSD of a sine phased BOC signal can be written as [Betz 2001]

\[
S_{BOC_s}(f) = \begin{cases} 
\left( \sin \left( \frac{\pi f}{2 f_s} \right) \sin \left( \frac{\pi f}{f_c} \right) \right)^2 & \text{for } 2 f_s / f_c \text{ even} \\
\left( \pi f \cos \left( \frac{\pi f}{2 f_s} \right) \sin \left( \frac{\pi f}{f_c} \right) \right)^2 & \text{for } 2 f_s / f_c \text{ odd} 
\end{cases}
\]

\(3-9\)

\(^2\) For BOC modulations the main lobe bandwidth is defined as the bandwidth encapsulating the largest two spectral lobes.
If the BOC subcarrier is cosine phased with respect to the code sequence the normalised PSD can be written as

$$S_{BOC_c}(f) = \begin{cases} 
\frac{2\sin^2 \left( \frac{\pi f}{4f_s} \right) \sin \left( \frac{\pi f}{f_c} \right)^2}{f_c} & \text{for } 2f_s/f_c \text{ even} \\
\frac{2\sin^2 \left( \frac{\pi f}{4f_s} \right) \cos \left( \frac{\pi f}{f_c} \right)}{f_c} \cos \left( \frac{\pi f}{2f_s} \right) & \text{for } 2f_s/f_c \text{ odd}
\end{cases}$$

The most desirable effect of BOC modulation is that it produces replicas of the spread signal pushed away from the centre frequency at ± $f_s$. Hence, the spectral energy is shifted away from the carrier frequency, potentially allowing localised jamming of the civil signal without significantly affecting the integrity of the military signal.

Frequency reuse is the primary justification for using BOC modulation for GNSS systems, reducing or eliminating the spectral overlap of the signals within a given bandwidth. However, BOC modulation also claims potential advantages in multipath mitigation and code hacking accuracy. These issues are addressed in detail in Chapter 4.

The GPS M code signals are to be transmitted using a BOC(10, 5) modulation. Therefore, the main lobes of the signal will be spread over 10.23MHz and the lobes will be shifted ±10.23MHz away from the carrier. The modernised signals for L1 are shown in Figure 3-9 with the M code signal.

Recently a joint GPS-Galileo working group [Hein et al 2006] have proposed a common multiplexed BOC (MBOC) structure for future L1 civil signals. Studies on this signal were beyond the scope of this project due to its late introduction. Therefore, MBOC is considered in the Chapter 11 of this report, describing extensions of this work.
Signal characteristics

Figure 3-8, Spreading waveforms and PSD of BPSK(1), BOC(1,1)-sine, BOC(2,1)-sine and BOC(2,1)-cosine modulations
The spectral shape of the current baseline for the modernised GPS L2 band is equivalent to that shown in Figure 3-9, with a centre frequency of 1227.6 MHz. The new civil signal on the L2 carrier, akin to the C/A code signal, uses BPSK-R(1) modulation. However, there are subtleties in the generation of the PRN codes for which the L2C signal yields unique distinction.

The L2C signal combines two PRN codes of different lengths, the moderate length (20msec) CM code and the long (1.5sec) CL code. The L2(C) signal generation scheme is shown in Figure 3-10. Each code is generated at a rate of 511.5kchip/s. The CM is modulated by data at 50 sps (symbols per second), which is half-rate Forward Error Correction (FEC) coded. The CL code has no data modulation. The CM and CL code are then multiplexed together on a chip by chip basis to provide a combined chip rate of 1.023 Mcps.
Signal characteristics

A code or channel with no data modulation is known as a ‘pilot’, this is an important design feature and is incorporated many times into the modernised GPS and Galileo signal structures. A pilot code or channel allows GNSS receivers to use true Phase Locked Loop (PLL) discriminators, providing more accurate tracking than the Costas loop discriminators, which are commonly used in existing GNSS receivers. The pilot tones also allow longer integration periods to be easily implemented in the receiver for weak-signal acquisition and tracking.

Combining three signals onto a single carrier frequency requires an additional multiplexing or modulation scheme and can impact on signal attributes such as power and constant envelope properties. The phase II Replacement Modernised (IIR-M) GPS satellites will use a modulation named ‘interplex’ or ‘modified hexaphase’ to combine the three signals onto both the L1 and L2 carrier waves [GPS ICD 2007]. In Section 7.1, we describe how this modulation can be produced in hardware and demonstrate an elegant modulation architecture. The impact of interplex modulation on receiver design is discussed in detail in Section 10.3. However, for completeness the current baseline for the future GPS L1 and L2 signals after interplexing can be written as follows [Dafesh et al 2000].

\[
S_{FL}(t) = \left[ \sqrt{2P_0} d_p(t) a_{pl}(t) \cos(m) - \sqrt{2P_0} d_c(t) s(t) a_{cm}(t) \sin(m) \right] \cos(\omega_L t) + \left[ \sqrt{2P_0} d_c(t) a_{cm}(t) \cos(m) + \sqrt{2P_1} s(t) a_{cm}(t) a_{pl}(t) a_{cm}(t) \sin(m) \right] \sin(\omega_L t)
\]
Signal characteristics

\[ S_{L2}(t) = \left[ \sqrt{2P_1} d_p(t) a_p(t) \cos(m) - \sqrt{2P_2} d_m(t) s(t) a_m(t) \sin(m) \right] \cos(\omega_{L2} t) \]
\[ + \left[ \sqrt{2P_3} d_c(t) a_c(t) \cos(m) + \sqrt{2P_4} s(t) a_c(t) a_m(t) \sin(m) \right] \sin(\omega_{L3} t) \]

\[ P_1 \text{ and } P_2 \text{ are the total powers in the in-phase and quadrature channels before} \]
\[ \text{interplex modulation, which are set by the choice of modulation index } m, \ s(t) \text{ is the} \]
\[ \text{square wave sub-carrier for BOC modulation with a frequency of 10.23MHz, } a_c(t) \text{ is} \]
\[ \text{the combination of the L2 CM and CL codes, and } a_m(t) \text{ is the classified PRN} \]
\[ \text{sequence for M code signal. } d_m(t), \text{ is the bi-phase navigational data signal associated} \]
\[ \text{with the military M code signal.} \]

The new GPS L5 signal potentially offers the most significant benefit to civil GPS
\[ \text{users, primarily through the delivery of a dual frequency civil system with high} \]
\[ \text{precision measurements.} \]

The GPS L5 signal is a complex signal consisting of an in-phase carrier modulated by
\[ \text{a tiered code spreading sequence (see Appendix A) with navigational data and a data-} \]
\[ \text{less pilot channel in phase quadrature modulated only by a tiered code spreading} \]
\[ \text{sequence. The GPS L5 signal can be represented as follows} \]
\[ S_{L5}(t) = \sqrt{2P_{L5}} d_{L5}(t) a_{L5}(t) \cos(\omega_{L5} t) + \sqrt{2P_{Q5}} a_{Q5}(t) \sin(\omega_{L5} t) \]

\[ \text{Where, } \omega_{L5} \text{ is the L5 carrier frequency, } P_{L5} \text{ is the L5 signal power, } a_{L5} \text{ and } a_{Q5} \text{ are} \]
\[ \text{the tiered PRN code sequences for the in-phase and quadrature channels respectively.} \]
\[ d_{L5}(t), \text{ is the bi-phase navigational data signal associated with the civil L5 signal.} \]
Signal characteristics

![Graph of GPS L5 signal](image)

Figure 3-11, Power spectral density of future L5 GPS signal (unfiltered, 1W signal power)

3.3 Galileo signal characteristics

Under the current plans [ESA and GJU 2006] the new European Galileo GNSS will provide a wide range of radionavigation signals to both civil and regulated users. The current baseline of Galileo signals is believed to be as shown in Table 3-3. Galileo will introduce six data-modulated signals and four data-less signals into the L-band spectrum, which are to provide the core Galileo services as follows [Dutton et al 2002].

- **Open Service (OS)** – This service which provides position, velocity and time (PVT) information, will be available on two frequencies, unencrypted and free of charge.

- **Commercial Service (CS)** – This service will be a controlled access service for professional applications with service guarantees. CS provides two signals with encrypted data messages at different frequencies to OS broadcasting.

- **Safety of Life (SoL)** – This service is targeted at users where navigation safety is critical (maritime, aviation, trains) and high level global performance is required. SoL signals will be broadcast on three carrier frequencies, one of which is separated in frequency from all other services.

- **Public Regulated Service (PRS)** – This service is designed to provide a high level of data protection in so-called ‘times of extreme tension’. PRS is to be
Signal characteristics

broadcast on two frequencies and will be heavily encrypted. Access to the PRS will be controlled through EU member states.

Table 3-3, Galileo signals [ESA and GJU 2006]

<table>
<thead>
<tr>
<th>Signal</th>
<th>Centre frequency (MHz)</th>
<th>Modulation scheme</th>
<th>Main lobe bandwidth (MHz)</th>
<th>Types of service</th>
<th>Data rate (sps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>E1 A</td>
<td>1575.42</td>
<td>BOC(15, 2.5)</td>
<td>35.805</td>
<td>PRS</td>
<td></td>
</tr>
<tr>
<td>E1 B</td>
<td>1575.42</td>
<td>BOC(1,1) or MBOC(6,1,1/11)</td>
<td>4.092</td>
<td>OS, SoL, CS</td>
<td>250</td>
</tr>
<tr>
<td>E1 C</td>
<td>1575.42</td>
<td>BOC(1,1) or MBOC(6,1,1/11)</td>
<td>4.092</td>
<td>Data-less</td>
<td></td>
</tr>
<tr>
<td>E5a 1</td>
<td>1191.795</td>
<td>AltBOC(15, 10)</td>
<td>51.15</td>
<td>OS</td>
<td>50</td>
</tr>
<tr>
<td>E5a Q</td>
<td>1191.795</td>
<td>AltBOC(15, 10)</td>
<td>51.15</td>
<td>Data-less</td>
<td></td>
</tr>
<tr>
<td>E5b 1</td>
<td>1191.795</td>
<td>AltBOC(15, 10)</td>
<td>51.15</td>
<td>OS, SoL, CS</td>
<td>250</td>
</tr>
<tr>
<td>E5b Q</td>
<td>1191.795</td>
<td>AltBOC(15, 10)</td>
<td>51.15</td>
<td>Data-less</td>
<td></td>
</tr>
<tr>
<td>E6 A</td>
<td>1278.75</td>
<td>BOC(10, 5)</td>
<td>30.69</td>
<td>PRS</td>
<td></td>
</tr>
<tr>
<td>E6 B</td>
<td>1278.75</td>
<td>BPSK-R(5)</td>
<td>10.23</td>
<td>CS</td>
<td>1000</td>
</tr>
<tr>
<td>E6 C</td>
<td>1278.75</td>
<td>BPSK-R(5)</td>
<td>10.23</td>
<td>Data-less</td>
<td></td>
</tr>
</tbody>
</table>

The Galileo codes are based on the tiered code concept, the primary and secondary codes length are shown in Table 3-4. The table also indicates whether or not the codes are based on LFSR polynomials or memory stored binary sequences.
Figure 3-12 and Figure 3-13 show the power spectral densities for the Galileo E1 and E6 bands respectively. Both bands have two data modulated signals and one data-less channel, which are to be combined through interplex modulation and can be represented as follows.

\[
S_{E1}(t) = \sqrt{2P_1a_{E1A}(t)a_{E1B}(t)\cos(m) - \sqrt{2P_Qa_{E1C}(t)\sin(m)}}\cos(\omega_{E1}t)
\]

\[
+ \left[\sqrt{2P_Qa_{E1A}(t)a_{E1B}(t)\cos(m)}
\right. \\
\left. + \sqrt{2P_Qa_{E1A}(t)a_{E1B}(t)\sin(m)}\right] \sin(\omega_{E1}t)
\]

\[
S_{E6}(t) = \sqrt{2P_1a_{E6A}(t)a_{E6B}(t)\cos(m) - \sqrt{2P_Qa_{E6C}(t)\sin(m)}}\cos(\omega_{E6}t)
\]

\[
+ \left[\sqrt{2P_Qa_{E6A}(t)a_{E6B}(t)\cos(m)}
\right. \\
\left. + \sqrt{2P_Qa_{E6A}(t)a_{E6B}(t)\sin(m)}\right] \sin(\omega_{E6}t)
\]

\(\omega_{E6}\) is the E6 carrier frequency, \(s_{E1A}(t), s_{E1B}(t)\) and \(s_{E6A}(t)\) are square wave sub-carriers, \(a_{E1A}(t), a_{E1B}(t), a_{E1C}(t), a_{E6A}(t), a_{E6B}(t)\) and \(a_{E6C}(t)\) are the PRN sequences, including secondary codes for the E1 A, B and C signals and the E6 A, B and C
signals, respectively. $d_{E1B}(t)$, $d_{E1A}(t)$, $d_{E6B}(t)$ and $d_{E6A}(t)$ are bi-phase navigational data signals for the respective signals.

Figure 3-12, Power spectral density of the Galileo E1 signals (1W signal power)

Figure 3-13, Power spectral density of the Galileo E6 signals (1W signal power)
Signal characteristics

The Galileo E5a and E5b bands will each transmit a data-modulated and a data-less channel. These four signals are combined onto a single centre frequency, this is accomplished through the use of Alternate BOC (AltBOC) modulation. This high-bandwidth complex signal offers unprecedented code tracking accuracy and multipath mitigation properties. This generation of this signal is detailed in Section 7.1, receiver design for AltBOC signal is covered in Section 6.3. The Galileo E5a and E5b bands can be represented as follows.

\[
\begin{align*}
    s_{ES}(t) &= \sqrt{2P_E \times [a_{ESQ}(t) \times d_{E5a}(t) + a_{ESQ}(t) \times d_{E5b}(t)] \times s(t) \times \cos(\omega_{E5}t)} \\
    &+ \sqrt{2P_E \times [a_{ESQ}(t) \times d_{E5b}(t) - a_{ESQ}(t) \times d_{E5a}(t)] \times \tilde{s}(t) \times \sin(\omega_{E5}t)} \\
    &+ \sqrt{2P_E \times [a_{E5a}(t) + a_{E5Q}(t)] \times \tilde{s}(t) \times \cos(\omega_{E5}t)} \\
    &- \sqrt{2P_E \times [a_{E5Q}(t) - a_{E5Q}(t)] \times \tilde{s}(t) \times \cos(\omega_{E5}t)}
\end{align*}
\]

\(\omega_{E5}\) is the E5 carrier frequency, \(s(t)\) is a 15.345MHz sine square wave sub-carrier, \(\tilde{s}(t)\) is a 15.345MHz cosine square wave sub-carrier, \(a_{ESQ}(t), a_{E5Q}(t), a_{ESQ}(t)\), \(a_{E5Q}(t)\), are the tiered code spreading sequences for the E5 band. \(d_{E5a}(t)\) and \(d_{E5b}(t)\) are bi-phase navigational data signals for the respective signals. The power spectral density of the Galileo E5 band is shown in Figure 3-14 [Rebeyrol et al 2005].

![Figure 3-14, Power spectral density of the Galileo E5 band (1W signal power)](image)
The predicted received power levels of the Galileo signals are shown in Table 3-5.

### Table 3-5, Received power levels of Galileo signals [ESA and GJU 2006]

<table>
<thead>
<tr>
<th></th>
<th>E1B</th>
<th>E1C</th>
<th>E6B</th>
<th>E6C</th>
<th>E5a</th>
<th>E5a</th>
<th>E5b</th>
<th>E5b</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Satellite TX power,</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$[P_T]$</td>
<td>15.66 dB</td>
<td>15.85 dB</td>
<td>15.24 dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>TX Antenna gain,</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$[G_{TX}]$ (max pointing</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>error 14.3°)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Required SV EIRP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$= [P_T] + [G_{TX}]$</td>
<td>29.06 dBW</td>
<td>29.25 dBW</td>
<td>28.64 dBW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Atmospheric losses,</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$[L_{at}]$</td>
<td>0.5 dB</td>
<td>0.5 dB</td>
<td>0.5 dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Propagation loss,</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$[L_{prop}]$ (R = 25236km)</td>
<td>185.56 dB</td>
<td>183.75 dB</td>
<td>183.14</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Receiving antenna gain,</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$[G_{Rx}]$</td>
<td>0 dB</td>
<td>0 dB</td>
<td>0 dB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Minimum received power</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$= [P_T] + [G_{Rx}] - [L_{at}] - [L_{prop}] + [G_{Rx}]$</td>
<td>-157 dBW</td>
<td>-155 dBW</td>
<td>-155 dBW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
4 PSK and BOC signals

In this chapter, the advantages and disadvantages of BOC signals are discussed and comparison is made with PSK systems. Also, theoretical equations for timing jitter are given for both PSK and BOC systems, and are used in subsequent chapters to evaluate receiver performances. The effect of BOC modulation on the signal spectrum, receiver timing jitter and multipath performance are considered and compared to equivalent PSK modulations.

Binary Offset Carrier (BOC) modulation is ideally a square wave sub-carrier modulation of a PRN sequence. Its effect is that the signal is amplitude modulated, with its power spectrum shifted away from the carrier frequency in upper and lower sidebands with a null at the centre frequency. The null is the primary benefit of BOC modulation, allowing frequency re-use along with current PSK signals. In addition, BOC modulation claims greater resistance to short-range multipath and a small advantage in code tracking accuracy. However, these advantages come at a price, namely the difficulties in acquiring and tracking signals with a sub-carrier modulation.

4.1 Signal spectra and bandwidth

In order to perform a fair comparison between BOC and PSK systems it is necessary to identify a number of different definitions of bandwidth. The Nyquist bandwidth embodies the minimum spectral bandwidth into which a PSK transmission can be compressed. For PSK transmissions this bandwidth is identical to the chipping rate and so we define a processing rate, which for PSK transmissions is also equal to the chipping rate.

The effect of BOC modulation is the creation of upper and lower sidebands of the signal, which effectively doubles the Nyquist bandwidth to twice the chip rate. We define the processing rate for a BOC signal as the sub-chip rate which is the same as twice the sub-carrier frequency. Both the Nyquist bandwidth and processing rate are inherent to a given signal and are independent of the signal's spectral shape. The
front-end bandwidth of a GNSS receiver must be equal to or greater than both the Nyquist bandwidth and the processing rate. The different definitions of bandwidth are depicted in Figure 4-1. These notions of bandwidth are used in Section 4.4 and Section 4.5 of this chapter to provide a fair basis of comparison between PSK and BOC signals.

The phasing of the BOC sub-carrier to the code has an effect on the spectral shape of the signal. The most noticeable effect is on the secondary lobes of the BOC transmission. Cosine sub-carrier phasing has the effect of pushing more spectral energy into the secondary lobes further away from the centre frequency compared to sine sub-carrier phasing. The choice of sub-carrier phasing is dependent on number and location of the signals within a given bandwidth. BOC signals with high-rate sub-carriers are generally selected to have cosine phasing to reduce spectral overlap and hence interference with signals transmitted within the BOC null. For example, in the L1 band the Galileo BOC(15, 2.5) signal has cosine phasing to reduce the...
interference with the GPS BOC(10, 5) M code signal. The effect of sub-carrier phasing on the signals spectral shape is shown in Figure 4-2 with a BOC(10, 5) modulation.

A common measure of the amount of signal degradation incurred from interference between two signals in a receiver channel is given by their spectral separation coefficient. Envisioning the receiver as a matched filter process (see Figure 4-3), the spectral separation coefficient defines the signal degradation due to the interference on the desired ‘matched’ signal.

**Figure 4-2, Power spectral density of a BOC(10, 5) signal with sine and cosine sub-carriers**

**Figure 4-3, Matched filter equivalent to GNSS receiver**
A spectral separation coefficient between two signals in the notation of [Pratt and Owen 2003] and generalising to include effect of bandwidth limiting $B_R$ in the receiver and bandwidth limiting $B_T$ in an interference transmitter is as follows.

$$\kappa_{IS} = \int_{-\infty}^{\infty} \Phi_1(f) \Phi_S(f) df$$ \hspace{1cm} 4-1

$\Phi_1(f)$ is a normalised power spectral density of the interfering signal and $\Phi_S(f)$ is the normalised power spectral density of the wanted signal where

$$\Phi_S(f) = \frac{G_S(f)}{\int_{-B_R/2}^{B_R/2} G_S(f) df}$$ \hspace{1cm} |f| < B_R/2$$

$$= 0$$ \hspace{1cm} |f| \geq B_R/2$$

and

$$\Phi_1(f) = \frac{G_1(f)}{\int_{-B_T/2}^{B_T/2} G_1(f) df}$$ \hspace{1cm} |f| < B_T/2$$

$$= 0$$ \hspace{1cm} |f| \geq B_T/2$$

One can also define a 'separation coefficient' of a signal with itself

$$\kappa_{SS} = \int_{-\infty}^{\infty} \Phi_S(f)^2 df$$ \hspace{1cm} 4-4

In [Pratt and Owen 2003] it is shown that the separation coefficient can be partitioned into partial spectral separation coefficients as follows.

$$\kappa_{IS} = \int_{f = f_1} \Phi_1(f) \Phi_S(f) df + \int_{f = f_2} \Phi_1(f) \Phi_S(f) df$$ \hspace{1cm} 4-5
$f_2$ is a partitioning frequency. Partial coefficients allow the contribution to the signal degradation to be quantified for different parts of the interference source. Therefore, the contribution to signal degradation of the main lobes of the interfering signal can be separated from the contribution by the side-lobes. The partial coefficient frequency range is adjusted by setting $f_2$. Thus, spectral separation coefficients provide a method for selecting the optimum combination of GNSS signals in a given bandwidth and enable evaluation of sub-carrier phasing choices.

BOC modulation therefore can provide a more efficient use of an allotted bandwidth and the BOC Subcarrier phasing can be used to minimise interference between signals and systems.

4.2 Correlation functions

A BOC signal is created through modulation of a PRN sequence, $a(t)$ by a square wave sub-carrier, $s(t)$ represented as follows.

$$b(t) = a(t) \times s(t)$$

4-6

The periodic autocorrelation of a BOC modulated signal can be written as

$$\mathcal{W}(\tau) = \frac{1}{NT_c} \int_0^{NT_c} b(t)b(t+\tau)dt$$

4-7

where $N$ is the PRN code length in chips and $T_c$ is the chip period.

The autocorrelation envelopes of BOC signals produce sets of triangle functions with positive and negative peaks. The autocorrelations of a BOC(10, 5) signal with no filtering and a front-end bandwidth of 24MHz respectively are shown in Figure 4-4 (derived from a Matlab Simulink simulation).
PSK and BOC signals

Conventional GNSS receivers subtract the difference of correlations by replica signals advanced ('early') and retarded ('late') in time to form a code discriminator curve (Figure 4-5). This discriminator gives the receiver code loop an error signal, required to steer the loop toward the correct correlation between the incoming signal and locally generated ('prompt') replica. The PSK discriminator has only one stable code loop state, one 'zero crossing'.

The multiple correlation peaks of BOC modulated signals result in several stable code loop states where only the central peak represents the correct correlation between the incoming signal and locally generated replica (Figure 4-6). This introduces an ambiguity in the receiver's code tracking loop, which can potentially lock to an
incorrect peak causing a large ranging error. This effect has been referred to as ‘BOC tracking ambiguity’ or ‘false-lock points’ [Bello and Fante 2005]. The ambiguity is exacerbated by band-limiting the signal, which increases the ratio of the largest incorrect peak to the correct peak, resulting in a greater probability of false tracking.

There are numerous techniques proposed in the literature for unambiguous tracking of BOC signals, each with varying degrees of ambiguity resolution and each with unique implications on receiver performance and complexity. The techniques proposed in the literature are detailed in Section 5.4. A novel BOC tracking technique developed during this research provides the best current solution to this problem and is described in detail in Chapter 6.

The phasing of the BOC sub-carrier also has an effect on correlation function and therefore, the code tracking accuracy of the receiver. Providing the receiver front-end bandwidth is large enough to support it, the correlation function of a BOC signal with cosine sub-carrier becomes markedly sharper than the equivalent sine sub-carrier correlation. Figure 4-7 shows BOC correlation functions with sine and cosine sub-carrier phasing.
PSK and BOC signals

The sharpening of the correlation has a follow-on effect on the discriminator curve as shown in Figure 4-8 with no filtering. For a given correlation signal to noise the r.m.s. timing jitter is inversely proportional to the slope of the discriminator curve at the zero crossing. Therefore, cosine BOC modulation can provide better noise performance than sine BOC, but only for low ratios of sub-carrier to code ratio. This is bought at the expense of widening the effective bandwidth of the signal (see Figure 4-2), which is shown in [Ries et al 2003] to increase correlation losses for narrowband receivers, effectively cancelling any benefit. For wideband receivers the benefit of cosine BOC tends to zero with increasing sub-carrier to code ratios. Expressions for sine and cosine BOC timing accuracy are given and the relative benefits of each quantified in Section 4.4 of this chapter.
4.3 Theoretical timing measurement of PSK modulated signals

A number of different approaches can be adopted to estimate the precision with which a GNSS receiver can calculate the time of arrival of the GNSS signals. The Cramér-Rao lower bound is commonly used to describe the theoretical performance limit of a time of arrival estimator. Defining a code loop bandwidth, $B_L$, carrier power $C$ and noise density $N_0$, the Cramér-Rao lower bound states the variance of the code tracking error can be written as follows [Betz and Kolodziejski 2000].

$$\Sigma_{CR}^2 = \frac{B_L}{\beta_s T_c^2 (2\pi)^2 C N_0} \int S(f) df$$

where $\beta_s$ is the receiver front-end bandwidth, $S(f)$ is the normalised power spectral density of the GNSS signal and the square root of the integral is known as the r.m.s. or Gabor bandwidth.

Therefore, substituting from Equation 3-7 the code tracking jitter of a PSK signal normalised to its chip width $T_c$, can be written as

$$\sigma_{CR}^2 = \left( \frac{\Sigma_{CR}}{T_c} \right)^2 = \frac{B_L}{(2\pi)^2 C N_0} \int f^2 \sin^2 (\pi f T_c) df$$

$$= \frac{B_L}{2b^2 \beta_s} \frac{C}{N_0} \left[ 1 - \sin (\pi \beta_s T_c) \right]$$

where $b = \beta_s T_c$ is the normalised receiver front-end bandwidth.

The theory given by Cramér-Rao is only a lower bound and strictly applies only in the limit of an infinite signal to noise. Therefore, a more robust analysis is required for
true approximation of timing jitter across various noise levels [Betz and Kolodziejski 2000].

Precise understanding of the potential timing accuracy of GNSS systems can be achieved using a simple equivalent filter model of the GNSS receiver. Timing recovery in a GNSS navigation system can be reduced down to the problem of locating a pulse in the presence of additive noise. Here we show how this approach can be used to produce models of timing accuracy equivalent to those derived using complex loop analysis.

Dr MS Hodgart suggested simplifying the problem by assuming carrier demodulation and considering a single channel base-band model. The simplified base-band PSK received signal can be written as follows.

\[ x_{\text{PSK}}(t) = A \times \left\lceil (t - \tau) \right\rceil + n(t) \]  \hspace{1cm} 4-10

The \(\left\lceil \right\rceil\) symbol represents a pulse equivalent to one chip of the PRN code sequence with unknown time delay of \(\tau\). \(n(t)\) is additive noise assumed to be white and Gaussian.

We model the receiver timing recovery by an ideally rectangular matched filter and a delay line subtractor as shown in Figure 4-9. The output of the delay line subtractor can be written as follows.

\[ z(t) = A \times \sqrt{\left( t - \tau \right)} + w(t) \]  \hspace{1cm} 4-11

The \(\sqrt{\cdot}\) symbol is equivalent to the coherent (assuming perfect carrier demodulation) discriminator created by the subtraction of early and late signals in a GNSS receiver (see Figure 4-5). The time delay \(T_D\) is equivalent to the spacing in time between the early and late signals, limited to \(0 < T_D < T_c\).
PSK and BOC signals

\[ x(t) = A \times \text{Dirac}(t - \tau) + n(t) \]
\[ y(t) = A \times \text{Dirac}(t - \tau) + \nu(t) \]
\[ z(t) = A \times \sqrt{A} \ (t - \tau) + w(t) \]

Figure 4-9, Timing recovery model of PSK GNSS receiver

The linear zero crossing of the discriminator characteristic represents the correct timing of the received pulse. Additive noise bounded within the tracking range of the discriminator \((\pm \frac{T_d}{2})\) converts directly to a timing error.

Figure 4-10 shows representations of the function realised by the timing recovery model.

\[ x_{\text{psk}}(t) = A \times \text{Dirac}(t - \tau) + n(t) \]
\[ y(t) = A \times \text{Dirac}(t - \tau) + \nu(t) \]
\[ z(t) = A \times \sqrt{A} \ (t - \tau) + w(t) \]

Figure 4-10, Representations of the PSK timing model functions
A noise sample $w$, can be converted to a timing error as

$$
\varepsilon = \frac{w}{dz/\,dt}
$$

where $dz/\,dt = \frac{2 \times A}{T_c}$ is the slope of the discriminator characteristic at the zero crossing. The mean square timing jitter is then

$$
\Sigma^2 = \langle \varepsilon^2 \rangle = \frac{\langle w^2 \rangle}{\langle dz/\,dt \rangle^2}
$$

The mean square noise output from the filter is

$$
\langle w^2 \rangle = \frac{\eta}{2} \int [h(t) - h(t - T_d)]^2 \, dt
$$

$$
= \eta \times \frac{T_d}{T_c}
$$

where $\eta$ is the one sided white noise density. Now substituting into Equation 4-13 we have the mean square jitter on a single pulse

$$
\Sigma^2 = \frac{1}{4} \times \frac{T_d}{A^2} \frac{1}{\eta}
$$

In practical systems the noise is reduced by averaging a great number of pulses over integration time $T$. We define an averaging loop with loop bandwidth $B_L = \frac{1}{(2 \times T)}$, input carrier power $C$ and input noise density $N_0$. The mean square timing jitter for PSK normalised to the chip width can then be written as

$$
\sigma_{PSK}^2 = \left( \frac{\Sigma_{PSK}}{T_c} \right)^2 = \frac{B_L \times \Delta_{PSK}}{2 \times C/N_0}
$$
where $\Delta_{PSK} = T_D / T_c$ is the normalised early-late discriminator spacing width. This equation corresponds to the standard equation for timing jitter for coherent early minus late discriminators given in [Parkinson and Spilker 1996] and [Ries et al 2002].

In [Betz and Kolodziejski 2000] extensive analysis of GPS code tracking accuracy, which has been widely accepted by the scientific community is given covering any degree of band-limiting of the signal. PSK receivers are categorised into three distinct groups, those who are limited by the receiver's early-late spacing (spacing limited), those who are limited by the receiver's front-end bandwidth, (bandwidth limited) and those who are in transition between (transition). Figure 4-11 shows the three groups as a function of normalised receiver front-end bandwidth and early-late spacing.

![Figure 4-11. PSK receiver groups](image-url)

The analysis of coherent early-late discriminator produced the following timing jitter equations for the three groups.
Equation 4-17 is equivalent to the timing analysis given here for the spacing limited group which is true for $\Delta \times b \geq \pi$. Note also that for bandwidth limited receivers Equation 4-17 corresponds to the timing jitter predicted by the Cramér-Rao lower bound in Equation 4-9. This indicates that there is no benefit to reducing the early-late spacing beyond the reciprocal of the front-end bandwidth.

4.4 Theoretical timing measurement of BOC modulated signals

The theoretical timing accuracy of a BOC GNSS system can be evaluated in precisely the same manner as shown for PSK system in the previous section. Again the problem is reduced to the optimal location of a pulse in the presence of additive noise. We assume that the receiver is maintaining lock on the central peak of the BOC correlation, which corresponds to the correct timing location. The mean square timing jitter can then be evaluated by comparison of the slope of the discriminator with the r.m.s. noise.

The slope of the sine sub-carrier BOC discriminator is $2 \times A \left(2 - \frac{T_S}{T_C}\right)$ and the slope of the cosine sub-carrier BOC discriminator is $2 \times A \left(2 + \frac{T_S}{T_C}\right)$ as shown in Figure 4-12.
Appendix H shows the derivation of timing jitter for sine and cosine BOC modulated signals. Modelling the BOC timing recovery as a delay line subtractor we find the mean square timing jitter for sine BOC as follows.

\[
\Sigma_{BOC}^2 = \frac{2 \times B_{\text{ch}}}{C/N_0} \times \frac{1}{4 \left( 2 - T_s/T_c \right)} \times T_D \times T_s
\]

4-18

\( T_s \) is the sub-chip width and \( T_D \) is a delay equivalent to the early-late discriminator spacing limited to \( 0 < T_D \leq T_s \) for sine BOC or \( 0 < T_D \leq \frac{T_s}{2} \) for cosine BOC.

The equivalent expression for cosine BOC is

\[
\Sigma_{BOC}^2 = \frac{2 \times B_{\text{ch}}}{C/N_0} \times \frac{1}{4 \left( 2 + T_s/T_c \right)} \times T_D \times T_s
\]

4-19
Table 4-1 shows the resulting timing jitter formulations with various sub-carrier to code ratios for sine and cosine BOC.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Timing jitter</th>
<th>Relative timing benefit of cosine sub-carrier</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Sine</td>
<td>Cosine</td>
</tr>
<tr>
<td>BOC(f₀, f_c)</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{1}{6} \times T_D \times T_S )</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{1}{10} \times T_D \times T_S )</td>
</tr>
<tr>
<td>BOC(1.5x f₀, f_c)</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{3}{20} \times T_D \times T_S )</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{3}{28} \times T_D \times T_S )</td>
</tr>
<tr>
<td>BOC(2x f₀, f_c)</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{1}{7} \times T_D \times T_S )</td>
<td>( \frac{2 \times B_L}{C/N_0} \times \frac{1}{9} \times T_D \times T_S )</td>
</tr>
</tbody>
</table>

As shown in Table 4-1 there is only a small benefit in terms of timing jitter (2.2dB maximum) to cosine BOC and only for low ratios of sub-carrier to code rate. For high ratios Equation 4-18 and Equation 4-19 are asymptotic to the following result.

\[
\Sigma_{BOC}^2 = \frac{B_c}{4 \times C/N_0} \times T_D \times T_S
\]

4-20

It is common in the literature to normalise the mean square jitter to the chip width, normalising Equation 4-20 gives

\[
\sigma_{BOC}^2 = \left( \frac{\Sigma_{BOC}}{T_c} \right)^2 = \frac{B_c}{4 \times C/N_0} \times \frac{T_D \times T_S}{T_c^2}
\]

4-21

\[
= \frac{B_c \Delta_{BOC}}{2 \times C/N_0 \times f_c}
\]

where \( \Delta_{BOC} = T_D/T_c \) is the normalised early-late discriminator spacing, \( f_s \) is the sub-carrier frequency and \( f_c \) is the chipping rate. This equation corresponds to the equations derived for timing jitter for coherent early minus late BOC discriminators given in [Ries et al 2002]. However, we disagree with the authors about the implications of this result. Comparing Equation 4-21 to the standard PSK timing
jitter (Equation 4–16) the authors claim that BOC modulation reduces the mean square timing jitter by a factor of $4f_s/f_c$ when compared to PSK. This supposed advantage depends on a normalisation to the chip width, which does not provide a fair basis for comparison. For example, this implies comparing PSK-R(1) with BOC signals such as BOC(1,1), BOC(2,1) and BOC(6,1). Clearly these signals have vastly different bandwidth requirements and this is not a like-for-like comparison. The timing jitter must be evaluated in absolute terms to provide a fair comparison between BOC and PSK in an available bandwidth. The PSK and BOC timing jitter equations in absolute terms are as follows.

$$\Sigma_{PSK}^2 = \frac{B_L}{2C/N_0} \times T_D \times T_c$$

$$\Sigma_{BOC}^2 = \frac{B_L}{2C/N_0} \frac{4f_s}{f_c} \times T_D \times T_c = \frac{B_L}{4C/N_0} \times T_D \times T_s$$

The processing rate of a GNSS signal provides a fair basis of comparison. PSK and BOC systems have the same processing rate if the chip width $T_c$, of the PSK signal is set equal to BOC sub-chip width $T_s$. Then from Equation 4–22 we can see that the theoretical timing advantage of BOC modulation reduces to a factor of 2 for equal early-late separation. If we wish to compare normalised quantities, we must normalise BOC signals with respect to the sub-chip width as follows.

$$\sigma_{BOC}^2 = \left(\frac{\Sigma_{BOC}}{T_s}\right)^2 = \frac{B_L}{4C/N_0} \times \frac{T_D}{T_s}$$

$$= \frac{B_L \times \Delta_{BOC}}{4C/N_0}$$

Comparing Equation 4–23 with the equivalent normalised PSK jitter given in Equation 4–16 results in a factor of improvement for BOC modulated signals. BOC modulation therefore provides a small timing advantage (3dB maximum) over equivalent PSK systems on this basis of comparison.
4.5 PSK and BOC multipath analysis

The simplest and most common way [Irsigler et al. 2004] of evaluating the timing location error induced by the presence of multipath is to consider the effect of a single interfering multipath signal with various relative time delays. The multipath signal has the effect of shifting the code or carrier discriminator's zero crossing away from the correct timing location, this is depicted in Figure 4-13. The error induced by the presence of the multipath signal is then calculated from difference in the timing of the new zero-crossing from the correction timing location. This provides only a worse case analysis of error due to multipath but does provide an adequate performance measure with which we can compare PSK and BOC signals.

![Figure 4-13, Depiction of discriminator error induced by the presence of multipath](image)

The relative amplitude of the multipath interferer is defined by the coefficient of reflection, $\alpha$. In all analysis presented here we assumed the maximum relative amplitude of multipath signal to be half amplitude ($\alpha = 0.5$). A multipath error
envelope can then be computed over various multipath time delays. The multipath error envelope for a PSK-R(1) modulation is shown in Figure 4-14 derived from Mathcad simulation (see Appendix B for details of the simulation). The carrier phase of the relative multipath is simulated at a worst-case of 0° and 180°. This results in the two sides of the multipath error envelope.

![Figure 4-14, Multipath error envelopes for wide PSK (T_b = T_c) and narrow PSK (T_b = T_c/2)](image)

The multipath induced error only occurs across the range of the PSK discriminator characteristic (T_c + T_b/2). Reducing the early-late discriminator spacing restricts the range over which the multipath signal can affect the discriminator. Also, the reduction in discriminator spacing flattens the discriminator, which limits the maximum error induced by the multipath. Therefore, narrow discriminator spacing can reduce timing jitter and multipath induced errors.

When considering PSK and BOC multipath performances it is common in the literature to make a comparison by setting equal chip widths [Irsigler et al 2004]. For example, comparing PSK-R(1) to BOC(1,1) as shown in Figure 4-15 for which we find agreement with the published results. However, this results in the suggestion that
BOC modulation provides better multipath error performance over PSK. This is again not a fair basis for comparison, for exactly the same reason as given for the timing jitter performance, clearly the processing rate of BOC(1,1) is twice that of PSK-R(1).

\[
T_D = 2 \times T_S^{(BOC)} = T_C^{(PSK)}
\]

In contrast, a fair comparison between PSK and BOC can be made by setting equal discriminator spacings and equal processing rates. A comparison between PSK-R(2) and BOC(1,1) provides a fair comparison with both discriminator spacings equal to the sub-chip width \(T_D = T_S^{(BOC)} = T_C^{(PSK)}\). The multipath error envelopes are shown in Figure 4-16. A clearer view of the relative performance of the two modulations can be seen by the examining the running average error across the dataset, as shown in Figure 4-17. It can be seen that on a like-for-like basis BOC modulation outperforms PSK for short-range multipath delays. The lines intersect indicating equal performance over the range of the PSK discriminator \(T_C^{(PSK)} + \frac{T_D^{(PSK)}}{2}\). However, across the entire range of delays PSK has a 14.7% lower average multipath error than
the equivalent BOC modulation. The degradation of BOC performance at long-range multipath delays is due to the secondary peaks in the BOC correlation.

Doubling the processing rate we compare PSK-R(4) with BOC(2,1) modulation as shown in Figure 4-18 and Figure 4-19. Again BOC modulation outperforms PSK at short range multipath and the performances converge at the width of the PSK discriminator. However, the additional secondary peaks in the BOC correlation
PSK and BOC signals

degrade the overall performance such that the average PSK error is now 39.6% lower than the equivalent BOC error.

Figure 4-18, Multipath error envelopes for PSK-R(4) and BOC(2,1) signals \(T_D = T_s\)

Figure 4-19, Running average multipath error of PSK-R(4) and BOC(2,1) signals \(T_D = T_s\)

The carrier phase error induced by multipath signals is closely related to the signal’s fundamental correlation function (see Section 5.2 for illustrative examples). Therefore, the multipath induced error envelope follows the envelope of correlation function, as shown in Figure 4-20 for PSK-R(4) and BOC(2,1). The running average carrier phase error is shown in Figure 4-21. BOC outperforms PSK at multipath
PSK and BOC signals

Delays less than the PSK chip width where the multipath performance converges. Despite this, across all multipath delays the PSK signal significantly outperforms the equivalent BOC signal (63% improvement).

Figure 4-20, Multipath induced carrier phase error envelopes for PSK-R(4) and BOC(2,1) signals

Figure 4-21, Running average carrier phase multipath error of PSK-R(4) and BOC(2,1) signals

Long range multipath is generally easier to distinguish and mitigate, therefore BOC modulation potentially offers better performance than PSK for complex multipath mitigating receivers. However, for receivers which either do not attempt to correct
for multipath errors or rely on correlator techniques such as narrow discriminator spacing, BOC can be considerably worse than the equivalent PSK system.

To summarise the discussion given in this chapter we consider the advantages and disadvantages of BOC modulation. The advantages of implementing a GNSS system with BOC modulation rather than the conventional PSK modulation are as follows.

- **Spectral separation** – BOC modulation provides a method of re-using frequency allocations in a bandwidth efficient way. This can provide spectral separation between signals within the same bandwidth allocation and therefore reduce the amount of interference between the signals. The spectral separation also enables filters to be employed to isolate individual signals.

- **Interference regulation** – BOC sub-carrier phasing can be adjusted to regulate the amount of interference with neighbouring signals.

- **Reduced timing jitter** – BOC modulation results in a small improvement (3dB maximum) to the code timing jitter in the presence Gaussian noise over the equivalent PSK system.

- **Increased resilience to short-range multipath** – The BOC correlation function results in a small reduction in multipath induced code and carrier phase errors in the presence of short-range multipath.

The disadvantages of implementing a GNSS system with BOC modulation rather than the conventional PSK modulation are as follows.

- **False locking points** – The secondary peaks in the BOC correlation envelope result in multiple zero crossings across the discriminator characteristic, only one of which corresponds to the correct timing location. It is then possible for the receiver to be in a stable lock at a false zero crossing causing a gross error in the receivers timing location. This research has developed a new solution which we believe to be superior to any currently proposed in the literature. This issue is analysed in depth in Section 5.4 and Chapter 6.

- **Complicating the search process** – The nulls in the BOC correlation envelope complicate search process requiring additional receiver technology to achieve equivalent PSK performance. This issue is analysed in depth in Section 5.3.
PSK and BOC signals

➤ Poor long-range code and carrier multipath performance – Compared on a like-for-like basis PSK would seem to significantly outperform BOC in the presence of long-range relative multipath delays.

In this chapter we have focused purely on the technical considerations, which must be addressed when choosing a specific GNSS signal modulation. Clearly, the choice of future GNSS signals is also driven both politically and programmatically.
5 Receiver theory

This chapter describes in detail the process of acquiring and tracking various types of GNSS signals. Detailed comparisons are drawn between different techniques and algorithms for both PSK and BOC receivers considering both performance measures and the relative hardware impact. The theory described here is incorporated into the receiver designs given in Chapters 8 and 10. This chapter begins by describing the techniques currently employed to locate and acquire PSK signals, followed by a review of the established tracking techniques for PSK signals. A summary of the more recent theory required for acquiring and tracking BOC signals is given with comparisons of the various techniques. This chapter outlines the problems facing receiver designers using conventional techniques for tracking BOC signals and details the current progress in addressing these problems.

A generic block diagram for a GNSS receiver is shown in Figure 5-1. Although there are a number of changes required to receive new generation GNSS signals, the generic functions of the receiver are still valid.

![Figure 5-1, GNSS receiver block diagram.](image)

GNSS signals are received through the use of a right-hand circularly polarised (RHCP) antenna and amplified using a low-noise amplifier (LNA), which essentially determines the receiver's noise figure. The radio frequency (RF) signals are down-
converted, typically in a number of stages, to an intermediate frequency (IF), sufficiently high in frequency to support the signal bandwidth.

The signal is then digitised by an analogue to digital converter (ADC), with automatic gain control (AGC) and the digital IF is then passed to the receiver’s correlator channels. Here, the carrier signal and code sequence are removed from the signal by correlating the received signal with locally generated replicas. The processor then extracts the raw navigational data by monitoring the changes in phase angle. This data can be used in combination with phase information derived from the carrier and code tracking loops to form pseudorange and Doppler estimates, ultimately resulting in position, velocity and time information for the user.

5.1 Searching for PSK signals

Before GNSS signals can be used to solve for the receiver’s position the signals must be found. The signals arriving at the receiver have an associated delay due to the distance between transmitter and receiver but have also been shifted in frequency. Therefore, the receiver must search in both frequency and delay (time) domains.

Assuming signal conditioning and down-conversion to a suitable IF we can model the received PSK signal as follows.

\[ u_{PSK}(t) = A \times \cos(\omega_0 t + \phi) \times a(t - \tau) \times d \]  \hspace{1cm}  \text{(5.1)}

\( A \) is the amplitude of the signal, \( \omega_0 \) is the centre frequency of the IF signal, \( a(t) \) is the PRN code sequence and \( d \) is the navigational data value having possible values of +1 and -1. \( \tau \) is the time delay of the code and \( \phi \) is a general phase shift implicitly allowing for time variation in phase as follows.

\[ \phi = -\omega_0 \tau + \phi_0 \]  \hspace{1cm}  \text{(5.2)}
$\phi_0$ is an unrelated phase shift from the uncharacterised path from transmitter to receiver. Allowing a time varying delay, $\frac{d\tau}{dt}$ accounts for the Doppler shift $\frac{d\phi}{dt}$ on the incoming signal.

Additive noise and interfering signals are not present in this representation to simplify the following illustrations. The aim of a PSK receiver is to estimate the delay, $\tau$ and demodulate the incoming navigational data. This is accomplished using estimating correlators and feedback (a digital phase locked loop). The receiver produces replica in-phase and quadrature carrier signals with trial phase $\hat{\phi}$, which are mixed with the incoming signal. Subsequently, the signal is mixed with replica in-phase and orthogonal PRN codes with trial time delay $\hat{\tau}$. The orthogonal code sequence is defined as the difference between 'early' and 'late' time shifts of the code sequence, written as follows.

$$\tilde{a}(t-\hat{\tau}) = a\left(t - \hat{\tau} + \frac{T_{dc}}{2}\right) - a\left(t - \hat{\tau} - \frac{T_{dc}}{2}\right) \tag{5-3}$$

$T_{dc}$ is the total separation between the early and late replica waveforms, bounded by $T_{dc} \leq T_c$. Multiplication of the incoming signal by carrier and code replicas results in four correlation results denoted $w_{II}$, $w_{IQ}$, $w_{QI}$ and $w_{QQ}$ shown in Figure 5-2. The first subscript denotes mixing with an in-phase ($I$) or quadrature ($Q$) carrier replica, the second subscript denotes mixing with in-phase or quadrature (orthogonal) code replica.
As suggested by Dr Hodgart the resulting correlations can be written compactly using a four element matrix as follows.

$$ W = \begin{pmatrix} w_{II} & w_{IQ} \\ w_{QI} & w_{QQ} \end{pmatrix} = \frac{1}{T} \int_{0}^{T} [u_{PSK}(t) \cos(\omega_{0}t + \phi) a(t - t')]^{T} \, dt $$

where $T$ is the integration or averaging time. Combining the input signal $u_{PSK}(t)$ and the receiver trial estimates the result can be converted to

$$ W = \begin{pmatrix} w_{II} & w_{IQ} \\ w_{QI} & w_{QQ} \end{pmatrix} = \frac{1}{T} \int_{0}^{T} [v_{i}(t)]^{T} a(t - t) \, dt $$

where

$$ v(t) = \begin{pmatrix} v_{i}(t) \\ v_{Q}(t) \end{pmatrix} = \begin{pmatrix} \cos(\phi - \phi) \times a(t - \tau) \times d \\ \sin(\phi - \phi) \times a(t - \tau) \times d \end{pmatrix} $$

Figure 5-2, PSK correlator structure
The result of the integrals in Equation 5-5 can be written as follows.

\[ w_{ii} = A \times \cos(\phi - \phi) \times \Lambda(\hat{\tau} - \tau) \times d \]
\[ w_{iQ} = A \times \cos(\phi - \phi) \times \sqrt{\Lambda}(\hat{\tau} - \tau) \times d \]
\[ w_{QI} = A \times \sin(\phi - \phi) \times \Lambda(\hat{\tau} - \tau) \times d \]
\[ w_{QQ} = A \times \sin(\phi - \phi) \times \sqrt{\Lambda}(\hat{\tau} - \tau) \times d \]

The \( \sqrt{\Lambda} \) represents the code tracking discriminator error signal, this is described fully in the Section 5.2 of this chapter. The symbol \( 'A' \) represents the ideal PSK correlation function, which can be written

\[ \Lambda(\hat{\tau} - \tau) = \begin{cases} 
1 - \frac{\hat{\tau} - \tau}{T_c} & \text{for } -T_c \leq (\hat{\tau} - \tau) \leq T_c \\
0 & \text{otherwise} 
\end{cases} \]
\[ = \frac{1}{T_c} \int_{\hat{\tau}}^{\tau} a(t - \tau) a(t - \hat{\tau}) dt \]

The \( \Lambda(\hat{\tau} - \tau) \) function approximates the (almost) triangular correlation function of PSK PRN codes, ignoring cross correlation errors. This function peaks on \( \hat{\tau} \to \tau \), with total width we define as \( 2 \times T_c \). This can be seen by inspecting the result \( w_{ii} \) derived from Mathcad simulation and shown in Figure 5-3.

Figure 5-3, Correlation profile of \( w_{ii} \) against code error (chips) and phase error (radians)
For PSK signals the result of $w_H$ is a single correlation peak, however the correlation still has a phase dependency and may be inverted with the sign of the navigational data. At start-up the GNSS receiver must search for each signal with no knowledge of the phase of the received carrier. Phase independency for the PSK search correlation is achieved by adding the square of the $w_H$ correlation combined with the square of the quadrature $w_{QH}$ correlation. This forms an unambiguous peak for the search process, which is independent of phase error and the sign of the navigational data ($d^2 = 1$).

$$w_{SPSK} = w_H^2 + w_{QH}^2 = 2A^2A^2(\hat{e} - \tau)$$  \hspace{1cm} 5-9

The correlation profile of $w_{SPSK}$ is shown against code error and carrier phase error in Figure 5-4. It can be seen that the search correlation is independent of carrier phase error.

The search is a 2 dimensional process, locating the signal in time (code delay) and frequency. Traditionally, a serial search technique is used, holding a steady frequency while shifting through all possible code offsets, before moving to the next possible frequency (Figure 5-5). The frequency range the receiver is required to search across is strongly dependant on the dynamic environment the receiver is to operate in and the quality of the receiver clock. For a typical terrestrial receiver the frequency search
range can be up to ±10 kHz, however for space receivers the range can expand up to ±50 kHz [Unwin 1995].

\[
\begin{align*}
A/ &< 500 \text{ Hz} \\
fo + 3 \Delta f &< fo + 2 \Delta f &< fo + \Delta f &< fc &< fo - \Delta f &< fo - 2 \Delta f &< fo - 3 \Delta f \\
\text{Code delay bins} &\quad \text{Signal} &\quad \text{Frequency bins} &\quad \Delta f = 500 \text{ Hz} \\
0.5 \text{ chips} &\quad \approx 0.5 \text{ chips} \\
\end{align*}
\]

Figure 5-5, Serial GNSS signal search

Frequency is typically searched in bins of 500 Hz (for \( T = 1 \text{ms} \)). The normalised correlation gain \( G_{fe} \) with frequency error \( \Delta f \) is given by [Milet 1996]

\[
G_{fe} = \frac{\sin(\pi \times \Delta f \times T)}{(\pi \times \Delta f \times T)}
\]

where \( T \) is the integration period. The correlation gain is shown in Figure 5-6 for an integration time of 1msec. The minimum correlation gain for frequency bins of 500Hz is -4dB. Extending the integration period allows detection of weaker signals. However, the frequency bins are narrowed resulting in longer search times and potentially reductions in correlation gain due to changes in the Doppler during the correlation time.
The code is typically searched in \( \frac{1}{2} \) chip bins. Within the correlation interval \( (\hat{t} - \tau \leq \pm T_c) \) the normalised correlation power \( G_r \) with code delay error, \( \hat{t} - \tau \) is given by

\[
G_r = A^2(\hat{t} - \tau)
\]

For \( \frac{1}{2} \) chip code bins the minimum correlation gain is -6dB. Narrower code and carrier bin width will result in more reliable signal detection. However, the search time will increase because there are now more bins to search through.

The serial search technique is inherently slow and may take a number of minutes to detect signal presence reliably. Modern receivers use search techniques based on Fast Fourier Transforms (FFT), which can detect the signal presence within a matter of milliseconds [Van Nee and Coenen 1991]. The basic principle of FFT signal detection is shown in Figure 5-7, first presented in [Kilvington 1986]. The received signal is mixed into real (in-phase) and imaginary (quadrature) components and its Fourier transform computed. The result is then conjugate multiplied by the Fourier transform of the code sequence. Multiplication of signals in the frequency domain is equivalent to correlating signals in the time domain. Therefore, the correlation across all code offsets can be computed by taking the inverse Fourier transform.
Figure 5-7, FFT signal detection principle

Figure 5-8 shows the FFT detection of a GPS C/A code signal. The result of a single FFT detection can deliver the equivalent to an entire serial search in a matter of milliseconds. It is shown in [Van Nees and Coenen 1991] that FFT detection can be up to 2000 times faster than the equivalent serial search technique. However, performing FFT detection in the receiver hardware imposes large processing overhead and often requires a dedicated FFT unit in the receiver design. More discussion of FFT detection for future GNSS signals is given in Chapter 10.
Whether using a serial search technique or FFT detection the correlation profile of the PSK signal is a single peak as given by Equation 5-9. A detection threshold must be set within the receiver software above which signal presence is declared. This may be based on a single search result, 'single dwell' or multiple search results, 'multiple dwells'. Taking multiple dwells clearly increases the reliability of detection but also lengthens the signal search time. Raising the detection threshold reduces the risk of false alarm but also reduces the probability detecting the signal. The choice of detection threshold is strongly dependent on the receiver's operating environment and application.

5.2 Tracking PSK signals

To achieve a reasonable estimate of the time delay of the received signal a PSK GNSS receiver must implement a carrier loop to maintain lock on the frequency and \( f \) or phase of the incoming carrier wave. Simultaneously, a code loop must also maintain lock on the PRN code sequence present in the received signal. This can only be achieved by adjusting the carrier phase estimate, \( \hat{\phi} \) and the code phase estimate, \( \hat{\tau} \) to track the incoming \( \phi \) and \( \tau \) respectively.

For the carrier loop a Frequency Locked Loop (FLL) or Phase Locked Loop (PLL) can be used from which we define an incoherent or coherent system respectively. A FLL delivers more robust tracking in highly dynamical environments and in very weak signal conditions [Kaplan and Hegarty 2006]. However, in order to enable precise delta pseudorange, integrated Doppler measurements and carrier phase positioning a GNSS receiver must track the phase of the incoming carrier. Hence, a coherent Phase Locked Loop (PLL) system is required.

The carrier phase error is commonly determined using a Costas decision-directed discriminator [Kaplan and Hegarty 2006] as follows.

\[
e_\phi = w_d \times \text{sgn}(w_r) = A \times \sin(\phi - \hat{\phi}) \times \text{sgn}(\phi - \hat{\phi}) \times \Lambda(\hat{\tau} - \tau)
\] 5-12
sqc( ) is a square wave cosine function, shown in Figure 5-9. Incorporating the sign correction by hard-limiting the \( w_1 \) correlation in the discriminator allows the PLL to function with no knowledge of the navigational data state.

![Figure 5-9, Square wave cosine function](image)

It can be seen that \( e_\phi \) tends to zero as \( \sin(\phi - \hat{\phi}) \) tends to zero, which occurs at integer \( n \) multiples of \( \pi \) radians as \( \hat{\phi} \rightarrow \phi + n\pi \). This 180° ambiguity is caused by sign correction in the discriminator but can be resolved by inspection of the incoming navigational data. The discriminator characteristic is shown in Figure 5-10.

![Figure 5-10, Costas PLL discriminator characteristic](image)

The decision-directed discriminator is dependant on amplitude \( A \), a number of other PLL discriminators can also be used, each with different dependencies and
computational loads. Table 5-1 shows the most commonly used PLL discriminators [Kaplan and Hegarty 2006], their error signals and dependencies.

Table 5-1, Costas PLL discriminators

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Decision-corrected</td>
<td>$e_\phi = w_{qf} \times \text{sgn}(w_n)$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td></td>
<td>$= A \times \sin(\phi - \hat{\phi}) \times \text{sgn}(\phi - \hat{\phi}) \times A(t - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_\phi = w_{qf} \times w_n$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= \frac{A^2}{2} \times \sin[2 \times (\phi - \hat{\phi})] \times A^2(t - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Normalised</td>
<td>$e_\phi = \frac{w_{qf}}{w_n}$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= \tan(\phi - \hat{\phi})$</td>
<td></td>
</tr>
<tr>
<td>2 quadrant arc tangent</td>
<td>$e_\phi = \text{arctan}(\frac{w_{qf}}{w_n})$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= (\phi - \hat{\phi})$</td>
<td></td>
</tr>
</tbody>
</table>

The PLL is generally updated using a second order loop as follows.

$$f_\phi \leftarrow f_\phi + e_\phi$$  \hspace{1cm} 5-13

$$\hat{\phi} \leftarrow \hat{\phi} + k_1 \times f_\phi + k_2 \times e_\phi$$

$f_\phi$ is the integrated phase error and $k_1$ and $k_2$ are loop gains which can be adjusted by the designer.

An incoherent system holds frequency lock by maintaining a constant or near constant phase difference across the correlation interval. The rate of change of carrier phase can be determined by comparing $w_n$ and $w_{qf}$ with the correlation results from the next epoch $w_n'$ and $w_{qf}'$. The frequency error can then be determined using the cross-product discriminator as follows.

$$e_\omega = w_{qf} \times w_n - w_n' \times w_{qf}' = A^2 \times \sin(\Delta \hat{\phi} - \Delta \phi) \times A^2(t - \tau) \times d \times d'$$  \hspace{1cm} 5-14

The phase difference and estimated phase difference between epochs is
As $e_\phi$ tends to zero, $\Delta \hat{\phi} - \Delta \phi$ tends to zero. This discriminator only gives a true frequency error when no data transitions have occurred. FLL discriminators only perform well when short integration periods are used to restrict the number of data transitions affecting the error characteristic. Filtering of the discriminator output is also required to reduce the impact of the data transitions. It is common to use a second order loop to update the carrier phase estimate by the frequency error as follows.

\[
\begin{align*}
\Delta \phi &= \phi' - \phi \\
\Delta \hat{\phi} &= \hat{\phi}' - \hat{\phi}
\end{align*}
\]

\[
e_\phi &\leftarrow e_\phi + e_\omega \\
f_\phi &\leftarrow f_\phi + e_\phi \\
\hat{\phi} &\leftarrow \hat{\phi} + k_1 \times f_\phi + k_2 \times e_\phi
\]

$e_\phi$ is the estimated phase error derived by the integrating frequency error $e_\omega$, $k_1$ and $k_2$ are loop gains which can be adjusted by the designer. The cross-product discriminator has a dependence on $\Delta^2$, a number of other FLL discriminators can also be used, each with different dependencies and computational loads. Table 5-2 shows the most commonly used FLL discriminators, their error signals and dependencies.

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cross-product</td>
<td>$e_\phi = w_{ul} \times w_{ul} - w_{ul} \times w_{ul}$</td>
<td>Slope proportional to $\Delta^2$</td>
</tr>
<tr>
<td></td>
<td>$= \Delta \phi \times \sin(\Delta \phi - \Delta \phi) \times \Delta^2 (t - \tau)$</td>
<td></td>
</tr>
<tr>
<td>4 quadrant arc tangent</td>
<td>$e_\phi = \arctan 2 \left( \frac{w_{ul} \times w_{ul} - w_{ul} \times w_{ul}}{w_{ul} \times w_{ul} + w_{ul} \times w_{ul}} \right)$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td>(cross-product)</td>
<td>$= \left( \Delta \phi - \Delta \phi \right)$</td>
<td></td>
</tr>
<tr>
<td>4 quadrant arc tangent</td>
<td>$e_\phi = \arctan 2 \left( \frac{w_{ul} \times \text{sgn}(w_{ul}) - w_{ul} \times \text{sgn}(w_{ul})}{w_{ul} \times \text{sgn}(w_{ul}) + w_{ul} \times \text{sgn}(w_{ul})} \right)$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td>(decision-corrected)</td>
<td>$= \left( \Delta \phi - \Delta \phi \right)$</td>
<td></td>
</tr>
</tbody>
</table>
Common practice is for the PRN code sequence to be acquired and tracked using a Delay Locked Loop (DLL). This can be achieved when implementing either incoherent FLL or coherent PLL carrier tracking. However, different correlations and discriminators are required for each system. A common discriminator suitable for tracking with both coherent and incoherent systems is the dot-product discriminator, formed as follows.

\[ e_t = w_{10} \times w_{rr} + w_{00} \times w_{00} = A^2 \times \Delta^L (\hat{\tau} - \tau) \times \Delta^L (\hat{\tau} - \tau) \]

The '\(\Delta^L\)' symbol represents the code tracking error equivalent to subtracting separate early and late correlations, written as follows.

\[ \Delta^L (\hat{\tau} - \tau) = \Delta \left( \hat{\tau} - \frac{\tau_{DC}}{2} \right) - \Delta \left( \hat{\tau} - \frac{\tau_{DC}}{2} \right) \]

The dot-product discriminator characteristic is shown in Figure 5-11. It can be seen that this discriminator has no phase dependence and is therefore suitable for an incoherent system.

![Code error (chips) vs. Phase error (rads) vs. Code error (chips)](image)

**Figure 5-11. Dot product discriminator characteristic**

It is common to use a first order loop to update the code phase estimate. This is only made possible by the use of the Doppler aiding from the carrier tracking loop. The carrier loop is generally a second or third order loop, which accurately tracks the
Receiver theory

dynamics of the system. Therefore, the system dynamics can be effectively removed by applying the Doppler estimated by the carrier loop to the DLL with sufficient scaling. The first order code loop update equation with carrier Doppler aiding can be written as follows.

\[ \hat{\phi} = \hat{\phi} + k_x \times f + k_c \times e_c \]

5-19

\[ k_m \text{ and } k_x \text{ are constants calculated to provide the necessary open loop correction of } \]
Doppler shift appropriately scaled down to the code rate and \( k_c \text{ is a loop gain which can be adjusted by the designer. The dot-product discriminator is dependant on amplitude } A^2, \text{ a number of other DLL discriminators can also be used, each with different dependencies and computational loads. A number of discriminators used to remove the amplitude dependence require generation of signals individually multiplied by early and late replica code sequences as follows.} \]

\[
\begin{align*}
v_{ie}(t) &= v_i(t) \times a \left( t - \hat{\phi} + \frac{T_{dc}}{2} \right) \\
v_{il}(t) &= v_i(t) \times a \left( t - \hat{\phi} - \frac{T_{dc}}{2} \right) \\
v_{qe}(t) &= v_q(t) \times a \left( t - \hat{\phi} + \frac{T_{dc}}{2} \right) \\
v_{ql}(t) &= v_q(t) \times a \left( t - \hat{\phi} - \frac{T_{dc}}{2} \right)
\end{align*}
\]

5-20

The resulting early and late correlations are written as

\[
\begin{align*}
w_{ie} &= A \times \cos(\phi - \hat{\phi}) \times \Lambda \left( \hat{\phi} + \frac{T_{dc}}{2} - \tau \right) \\
w_{il} &= A \times \sin(\phi - \hat{\phi}) \times \Lambda \left( \hat{\phi} - \frac{T_{dc}}{2} - \tau \right)
\end{align*}
\]

5-21

Table 5-3 shows the most commonly used DLL discriminators, their error signals and dependencies. The choice of discriminator must be made depending on the computational capability of the receiver and the signal environments in which it will operate. Removing the sensitivity of the receiver to signal amplitude provides the most robust solution but maximises the microprocessor loading.
Table 5-3, DLL discriminators

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coherent</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_\tau = w_{0q} \times w_{0l}$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= A^2 \times \cos^2(\phi - \hat{\phi}) \times A(\hat{\phi} - \tau) \times \Lambda(\hat{\phi} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Decision-directed</td>
<td>$e_\tau = w_{0q} \times \text{sgn}(w_{0l})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td></td>
<td>$= A \times \cos(\phi - \hat{\phi}) \times \Lambda(\hat{\phi} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Incoherent</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_\tau = w_{0q} \times w_{0l} + w_{ql} \times w_{ql}$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= A^2 \times \sqrt{\Lambda(\hat{\phi} - \tau) \times \Lambda(\hat{\phi} - \tau)}$</td>
<td></td>
</tr>
<tr>
<td>Decision-directed</td>
<td>$e_\tau = w_{0q} \times \text{sgn}(w_{0l}) + w_{ql} \times \text{sgn}(w_{ql})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td></td>
<td>$= A \times [\cos(\phi - \hat{\phi}) + \sin(\phi - \hat{\phi})] \times \Lambda(\hat{\phi} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Power</td>
<td>$e_\tau = w_{0q}^2 + w_{ql}^2 - w_{0l}^2 - w_{ql}^2$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= A^2 \times \sqrt{\Lambda(\hat{\phi} - \tau)}$</td>
<td></td>
</tr>
<tr>
<td>Normalised envelope</td>
<td>$e_\tau = \frac{\sqrt{w_{0q}^2 + w_{ql}^2 - w_{0l}^2 - w_{ql}^2}}{\sqrt{w_{0q}^2 + w_{ql}^2 + w_{0l}^2 - w_{ql}^2}}$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= \sqrt{\Lambda(\hat{\phi} - \tau)} \times \left( \Lambda\left(\hat{\phi} - \frac{T_{DC}}{2} - \tau\right) + \Lambda\left(\hat{\phi} + \frac{T_{DC}}{2} - \tau\right) \right)$</td>
<td></td>
</tr>
</tbody>
</table>

Although listing discriminators may seem exhaustive it is essential that receiver designers account for incoming signal amplitude variation in the loop designs. These tables provide designers with essential information for providing robust tracking loop design. Equivalent tables are given for BOC signals tracking in Chapter 6. Appendix D shows practical examples of how these considerations can be critical to reliable receiver operation.

5.3 Searching for BOC signals

A BOC signal is a square wave sub-carrier modulation of the coding sequence and can be written

$$b(t) = a(t) \times s(t)$$

5-22
where $s(t)$ is the sub-carrier, which can have any phasing relative to the code sequence, although sine and cosine are the most common. An integer or integer and a half number of cycles are allowed in each chip interval. The received BOC signal can be modelled as follows.

$$u_{BOC}(t) = A \times \cos(\alpha_0 t + \phi) \times b(t - \tau) \times d$$ \hspace{1cm} (5-23)

For simplicity we consider receiving only a single noiseless BOC signal with no other signal in phase quadrature. The BOC correlator architecture when employing correlation techniques used for conventional PSK receivers is shown in Figure 5-12.

![Figure 5-12, BOC correlator using conventional PSK architecture](image)

The correlation results can be written compactly as

$$W = \begin{pmatrix} w_{II} & w_{IQ} \\
 w_{QI} & w_{QQ} \end{pmatrix} = \frac{1}{T} \int_{0}^{T} \left[ u_{BOC}(t) \cos(\alpha_0 t + \phi) b(t - \tau) \right]^T dt$$ \hspace{1cm} (5-24)

where the orthogonal BOC code sequence is defined as
The result of the integrals in Equation 5-24 can be written as follows.

\[ w_{ji} = A \times \cos(\phi - \phi) \times W_j(\hat{t} - \tau) \times d \]  

\[ w_{iq} = A \times \cos(\phi - \phi) \times W_i(\hat{t} - \tau) \times d \]  

\[ w_{qi} = A \times \sin(\phi - \phi) \times W_j(\hat{t} - \tau) \times d \]  

\[ w_{qq} = A \times \sin(\phi - \phi) \times W_j(\hat{t} - \tau) \times d \]  

The 'W' symbol represents the multi-peaked BOC correlation function which can be written as

\[ W_j(\hat{t} - \tau) = \text{trc}(\hat{t} - \tau) \times A(\hat{t} - \tau) \]  

where the \( \text{trc}() \) function is a continuous triangular cosine waveform where \( \text{trc}(\hat{t} - \tau) \rightarrow \pm 1 \) as \( \hat{t} \rightarrow \tau + n \times T_s \), shown in Figure 5-13.

![Figure 5-13, Triangular cosine function](image-url)
The $w_H$ correlation for a BOC($2xf_c,f_c$) modulated signal is shown in Figure 5-14. In order to locate the BOC signal the search process must remove the dependency on carrier phase error, this can be accomplished using the conventional PSK search correlation given in Equation 5-9. However, the multiple peaks and troughs of the BOC correlation function introduce nulls across the correlation interval, which reduce the probability of detection. For PSK $\frac{1}{2}$ chip code search bins results in a minimum correlation gain of -6dB from the peak gain. For BOC system a minimum correlation gain of -6dB is only achieved with search bins of $\frac{1}{2}$ a sub-chip.

Implementing a standard serial search technique BOC modulation increases the search time compared to PSK by a factor of twice the ratio of sub-carrier frequency to code rate (a factor of 4 for BOC($2xf_c,f_c$), or a factor of 12 for BOC($6xf_c,f_c$)). When FFT acquisition is employed BOC modulation has an equivalent impact on the number of points required. Again compared to PSK the number of FFT points required to achieve equivalent correlation loss increases by a factor of twice the ratio of sub-
carrier frequency to code rate. Along with increasing code lengths and sampling rates this poses an unacceptable overhead on the receiver hardware. Therefore, for reliable fast acquisition of BOC signals it is necessary to form a single peak across the correlation interval for the search process.

Creating a single correlation peak for BOC search requires additional receiver hardware. To achieve this we consider two different approaches proposed in the literature, each with different receiver hardware requirements.

The first technique 'single sideband (SSB) acquisition' was first proposed by Betz in [Betz 1999]. This method treats each of the two BOC sidebands as separate PSK signals. This requires independent filtering of each sideband. In addition, each sideband must have a separate carrier demodulation stage, requiring an additional local oscillator to be implemented in the receiver's correlator architecture. Figure 5-15 shows the receiver hardware required for BOC acquisition using the SSB technique. The BOC sidebands can be separated using analogue filters. However, either a multiplexed or additional ADC stage will be required. Using digital filters imposes considerable demands on the receiver's correlator resources.

\[
\cos(2\pi(f_c + f_\delta)\times t) - a(t - \tau) \\
\sin(2\pi(f_c + f_\delta)\times t) \\
\cos(2\pi(f_c - f_\delta)\times t) - a(t - \tau) \\
\sin(2\pi(f_c - f_\delta)\times t)
\]

![Figure 5-15](image)

*Figure 5-15, Single sideband search of BOC modulated signals*
The result of a SSB search is a unambiguous PSK correlation peak as shown in Figure 5-4. If only one sideband is tracked, a 3dB or greater reduction in signal power is inevitable. It has been shown [Martin et al 2003] that the signal power loss can be compensated for by applying the single sideband technique to each side-lobe and combining non-coherently. This technique can easily be implemented to BOC signals which are well separated from the centre frequency, but would require an extremely sharp filter roll-off (Nyquist filtering) for narrowly spaced signals, such as BOC(fc, fc). Therefore, the SSB technique is only suitable for BOC signals whose sub-carrier frequency is greater than the code rate.

The second approach to providing a single BOC search is to synthesise an unambiguous search function by using quadrature or orthogonal BOC correlations. This search technique first proposed by Ward in [Ward 2003] and subsequently has been coined the 'sub-carrier cancellation' (SCC) technique [Heiries et al 2004]. We define an orthogonal BOC subcarrier, \( s_c \). If \( s_c \) is a sine sub-carrier then \( s_c \) is a cosine waveform. If \( s_c \) is a cosine sub-carrier then \( s_c \) is a sine waveform. Figure 5-16 shows the correlator structure required for using the SCC technique for BOC search.

![Figure 5-16, Sub-carrier cancellation BOC search technique](image-url)
The correlations required for the SSC technique can be written as follows.

\[
\begin{align*}
W_{ii} &= \frac{1}{T} \int_{0}^{T} \mu_{soc}(t) \times \cos(\omega_0 t + \phi) \times b(t - \dot{\tau}) dt \\
&= A \times \cos(\phi - \dot{\phi}) \times \operatorname{trc}(\dot{\tau} - \tau) \times \Lambda(\dot{\tau} - \tau) \times d \\
W_{qi} &= \frac{1}{T} \int_{0}^{T} \mu_{soc}(t) \times \cos(\omega_0 t + \phi) \times s(t - \dot{\tau}) \times a(t - \dot{\tau}) dt \\
&= A \times \cos(\phi - \dot{\phi}) \times \operatorname{trc}(\dot{\tau} - \tau) \times \Lambda(\dot{\tau} - \tau) \times d \\
W_{qiq} &= \frac{1}{T} \int_{0}^{T} \mu_{soc}(t) \times \sin(\omega_0 t + \phi) \times s(t - \dot{\tau}) \times a(t - \dot{\tau}) dt \\
&= A \times \sin(\phi - \dot{\phi}) \times \operatorname{trc}(\dot{\tau} - \tau) \times \Lambda(\dot{\tau} - \tau) \times d \\
W_{qqi} &= \frac{1}{T} \int_{0}^{T} \mu_{soc}(t) \times \sin(\omega_0 t + \phi) \times s(t - \dot{\tau}) \times a(t - \dot{\tau}) dt \\
&= A \times \cos(\phi - \dot{\phi}) \times \operatorname{trc}(\dot{\tau} - \tau) \times \Lambda(\dot{\tau} - \tau) \times d
\end{align*}
\]

The \( \operatorname{trc}(\cdot) \) function is a continuous triangular sine waveform where \( \operatorname{trc}(\dot{\tau} - \tau) \rightarrow 0 \) as \( \dot{\tau} \rightarrow \tau + n \times T_s \), shown in Figure 5-17.

![Figure 5-17, Triangular sine function](image)

The first subscript denotes mixing with an in-phase (I) or quadrature (Q) carrier replica, the second subscript denotes mixing with an in-phase (I) or quadrature (Q) sub-carrier replica and the third subscript denotes mixing with in-phase or quadrature...
(orthogonal) code replica. The BOC search correlation using the SCC technique can then be written as follows.

\[ w_{SB} = \sqrt{w_{II}^2 + w_{QI}^2} + \sqrt{w_{IQ}^2 + w_{QQ}^2} \]  

The resulting SCC BOC search correlation is shown in Figure 5-18 for BOC(2x,f_c) signal.

![Figure 5-18. Magnitude envelopes of the w_{II}, w_{IQ} and w_{SB} correlations for a BOC(2x,f_c) signal](image)

A comparison between the PSK search correlation and equivalent BOC search correlation is shown in Figure 5-19. The SCC technique creates a stepped correlation function which adequately approximates a single correlation peak. Including the quadrature carrier correlations \( w_{QQ} \) and \( w_{QQ} \) removes the phase dependency of the search correlation, allowing location with only a coarse frequency lock. Extensive analysis and comparison of SSB and SCC search techniques is given via Monte-Carlo simulations in [Heiries et al 2004]. The SCC technique is shown to deliver equivalent performance to SSB search across a range of carrier to noise densities (22 to 32 dB-Hz).
The hardware requirements of the SSB and SCC techniques over conventional PSK architectures are shown in Table 5-4. Clearly the SSB technique requires considerably more receiver architecture than the SCC technique. This is due to the necessity to isolate individual BOC sidebands. If analogue filters are implemented with the SSB technique a multiplexed or additional ADC stage will also be required. Using digital filters imposes considerable demands on the receiver’s correlator resources.

Isolating individual sidebands provides no performance improvement and requires additional hardware requirements when compared to the SCC technique. The SSB technique is also incompatible with BOC tracking schemes providing precise timing location (detailed discussion in the following section). Therefore, SSB is only a feasible technique for low performance receivers with small front-end bandwidths, receiving only a single BOC sideband.

The SCC search technique provides correlator architecture compatible with precise BOC tracking schemes including the double-estimation BOC tracking loop (see chapter 6) developed during this research. Demonstrations of receivers using the SCC search technique are given in chapter 8 and chapter 10.
5.4 Tracking BOC signals

The standard BOC early minus late discriminator curve contains multiple zero crossings only one of which corresponds to the correct timing location (Figure 5-20). A GNSS BOC receiver aims to achieve and maintain lock on the incoming signal at the correct timing location. In order to do so the receiver must action an algorithm or mitigation technique to achieve valid timing information, effectively removing the influence of the secondary peaks in the BOC correlation. Ideally, the receiver will achieve this with no loss of tracking sensitivity.

![BOC Discriminator Curve](image)

**Figure 5-20, BOC(6xf_c,f_c) discriminator curve**

Here we consider three standard approaches for solving the ambiguity in tracking BOC signals. *Single sideband (SSB) tracking, multiple gate delay (MGD)*

<table>
<thead>
<tr>
<th>Receiver type</th>
<th>Multipliers</th>
<th>Integrators</th>
<th>Local oscillators</th>
<th>Low pass filters</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSK</td>
<td>2xCarrier, 2xCode</td>
<td>2</td>
<td>1xCARRIER, 1xCODE</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SSC</td>
<td>2xCarrier, 4xCode</td>
<td>4</td>
<td>1xCARRIER, 1xCODE</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SSB</td>
<td>4xCarrier, 4xCode</td>
<td>4</td>
<td>2xCARRIER, 1xCODE</td>
<td>4</td>
</tr>
</tbody>
</table>
discriminators and the **bump-jumping** algorithm (BJ). Firstly we will compare the relative performance of each approach and then assess the impact of each to the receiver hardware.

5.4.1 BOC tracking using a single sideband

The first approach is to use the SSB technique described in the previous section. Treating each BOC sideband as a separate PSK signal creates an unambiguous PSK correlation peak 'Λ'. Then, correlating early and late replica signals (Figure 5-21) an unambiguous discriminator curve 'Λ' can be formed using the standard PSK discriminators (Table 5-3).

\[
\text{Figure 5-21, Single-sideband BOC tracking}
\]

This approach provides a robust solution. However, the receivers r.m.s. timing jitter is now dependant on the underlying PSK chipping rate and not the subcarrier rate. This degrades the receivers timing sensitivity by a factor of \(4f_s/f_c\) [Bello and Fante 2005]. Therefore, this approach is only suitable for low precision receivers.
5.4.2 BOC tracking with multiple gate discriminators

The second approach is to synthesise an unambiguous discriminator curve by using a combination of multiple correlator channels. This approach, first proposed in [Fante 2004] and commonly termed the Multiple Gate Delay (MGD) discriminator. This technique proposes the use of K early and K late signals forming the following correlations.

\[
W = \left( \begin{array}{c}
W^{(e)}_{n} \\
W^{(e)}_{0n}
\end{array} \right) = \frac{1}{T} \int_{0}^{T} \mu_{BOC}(t) \cos(\alpha_{n} t + \phi) \left[ \begin{array}{c}
b_{e}(t) \\
b_{L}(t)
\end{array} \right] dt
\]

Where

\[
b_{e}(t) = b \left( t - \tau_{+} \left( p - \frac{1}{2} \right) T_{DC} \right)
\]

\[
b_{L}(t) = b \left( t - \tau_{-} \left( p - \frac{1}{2} \right) T_{DC} \right)
\]

\(T_{DC}\) is the early to late spacing and \(p\) is a integer count from 1 to K. The resulting correlations can be written as follows.

\[
w^{(e)}_{n} = A \cos(\phi) \times W \left( t - \tau_{+} \left( p - \frac{1}{2} \right) T_{DC} \right) \times d
\]

\[
w^{(e)}_{0n} = A \cos(\phi) \times W \left( t - \tau_{-} \left( p - \frac{1}{2} \right) T_{DC} \right) \times d
\]

\[
w^{(e)}_{n} = A \sin(\phi) \times W \left( t - \tau_{+} \left( p - \frac{1}{2} \right) T_{DC} \right) \times d
\]

\[
w^{(e)}_{0n} = A \sin(\phi) \times W \left( t - \tau_{-} \left( p - \frac{1}{2} \right) T_{DC} \right) \times d
\]

A vector of coefficients can then used to weight the influence of each of early and late correlations in an attempt to shape an unambiguous BOC discriminator. The
composite MGD discriminator is formed using of the non-coherent early-late power discriminator whose error function can be written as

\[
e_r(t) = \sum_{p=1}^{K} c_p \times \left( (w_p^{(e)} + w_p^{(l)}) - (w_p^{(u)} + w_p^{(l)}) \right)
\]

where \( c_p \) is the coefficient vector used to form the shape of the discriminator.

Different combinations of coefficients are compared in [Fante 2004] to determine the best possible discriminator synthesis. Two classes of synthesised discriminators are defined, smooth and bumpy. Smooth discriminators synthesise a discriminator approaching a monotonic error function, which provides a single shallow zero crossing. Bumpy discriminators synthesise a single steep zero crossing with many undulations across the discriminator characteristic. Assuming a BOC(2×fc,fc) signal and using four early-late discriminator combinations \( K = 4 \) the use of coefficients \([1 1.25 1.5 1.75]\) and \( T_{dc} = 0.525 \times T \) creates a smooth discriminator, the use of coefficients \([1 1.125 1.25 1.375]\) and \( T_{dc} = 0.2 \times T \) creates a bumpy discriminator.

The composite smooth and bumpy discriminator curves are shown in Figure 5.22. Clearly the smooth discriminator more closely reflects the shape of a PSK discriminator providing robust acquisition of the correct timing location. The bumpy discriminator has a number of nulls in the envelope which will slow down the acquisition process and potentially cause false-lock states. It is argued that thermal noise will prevent false-lock occurring as the code error polarity is true either side of each null. Also, it is feasible to envisage a scheme which may acquire with a smooth envelope and transition to the bumpy discriminator for precise timing location.
Assuming lock at the correct location the bumpy discriminator can deliver considerably less timing jitter than the smooth discriminator due to its steep zero crossing. In [Bello and Fante 2005] the r.m.s. timing jitter of these composite discriminators are compared to that given by the conventional BOC discriminator (Equation 4-20) and the SSB technique. Considering a BOC(2xf_c,f_c) signal, the paper concludes that the SSB technique degrades the receiver's timing sensitivity by a factor of 8 compared to the conventional BOC discriminator. This is because the timing jitter is now proportional to the discriminator formed from the underlying PSK modulation which is less sensitive by a factor of 4f_c/f_c. The bumpy (K = 4) discriminator shown in Figure 5-22 is considered to be the best choice of composite discriminator for precise timing, as the timing jitter is only slightly (0.14 dB) worse than the conventional BOC discriminator. We have verified this result by inspection of the slope of the resulting bumpy discriminator curve whose zero crossing is shallower by a factor of 1.017, which equates to 0.146 dB worse timing jitter.

The bumpy discriminator suffers a slow response time for acquisition and large error steps due to the nulls present in its discriminator envelope. An example acquisition of the bumpy and smooth discriminator is shown in Figure 5-23 (derived from Mathcad...
Receiver theory

simulation). The loop bandwidth and noise conditions are set equal for both cases, $B_L = 1$ Hz, $C/N_0 = 30$ dB-Hz. The response of the bumpy discriminator flattens at sub-chip intervals as it passes a null in the discriminator significantly lengthening the loop settling time. Also, the jitter of the bumpy discriminator can be seen to be considerably less than that of the smooth discriminator.

![Graph](image)

**Figure 5-23, Acquisition example of MGD discriminators ($B_L = 1$ Hz, $C/N_0 = 30$ dB-Hz)**

Running multiple acquisitions across different initial time offsets provides a comparison of the acquisition time of the MGD discriminators with the equivalent acquisition times using the SSB technique.

Table 5-5 shows the acquisition times of the MGD discriminators and the SSB technique, assuming a BOC(2, 1) signal, a carrier to noise density of $C/N_0 = 24$ dB-Hz, a loop bandwidth of $B_L = 1$ Hz and averaging across 20 acquisitions at each time step. We find agreement with the results presented in [Bello and Fante 2005] which compare the average loop settling time of the MGD discriminators. The smooth discriminator closely follows that of the equivalent SSB discriminator characteristic, with an acquisition performance only 1.23 times worse than the SSB technique. The bumpy MGD discriminator is worse by at least factor of 2 across the dataset. Therefore, composite MGD discriminators can potentially remove the ambiguity of BOC tracking. However, the receiver designer must make a trade-off between the receiver’s response time and timing jitter.
Table 5-5. Acquisition times of the MGD discriminators and the SSB technique for BOC(2, 1), $R_L = 1$ Hz, $C/N_0 = 24$ dB-Hz

<table>
<thead>
<tr>
<th>Initial chip offset</th>
<th>1/4</th>
<th>1/2</th>
<th>3/4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Smooth MGD acquisition time (ms)</td>
<td>730</td>
<td>1051</td>
<td>1623</td>
</tr>
<tr>
<td>Bumpy MGD acquisition time (ms)</td>
<td>906</td>
<td>1919</td>
<td>3065</td>
</tr>
<tr>
<td>SSB acquisition time (ms)</td>
<td>611</td>
<td>889</td>
<td>1216</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th></th>
<th>SSB / Smooth</th>
<th>SSB / Bumpy</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSB / Smooth</td>
<td>1.19</td>
<td>1.18</td>
</tr>
<tr>
<td>SSB / Bumpy</td>
<td>1.48</td>
<td>2.16</td>
</tr>
</tbody>
</table>

5.4.3 The bump-jumping algorithm

The final state of the art approach we consider in solving the BOC ambiguity problem is the 'bump-jumping' algorithm (BJ), proposed by in [Fine and Wilson 1999]. This algorithm determines whether or not the correct correlation peak is being tracked by comparing the amplitude of the peak currently being tracked to the amplitude of the adjacent peaks. This is achieved through the correlation of two additional offset replica codes called very early (VE) and very late (VL). These replicas are separated from the prompt (P) replica by a sub-chip, $\pm T_s$.

The algorithm is achieved by using three counters, each associated with the VE, P or VL samples. The amplitudes of VE, P and VL in-phase samples are compared at the end of each integrate-and-dump period. If the VE sample is larger than its counter is incremented and the VL counter decremented, if VL is larger the opposite occurs. When P is the larger both VE and VL counters are decremented. A jump to a new peak occurs only if the VE or VL counters reach a specified threshold before the prompt counter. The counters are never decremented below zero and are reset when a threshold is reached. An example of a false-lock condition is shown in Figure 5-24 for a BOC(2$x f_c, f_c$) with the appropriate gates required to implement the BJ algorithm. The narrowly spaced early-late gates provide fine tracking on the signal preserving the BOC discriminator with no sensitivity loss.
The BJ algorithm can only correct one peak at a time, shifting the tracking point by a sub-chip each jump and resetting all counters. Conventional search processes acquire the signal with an accuracy of $\pm T_c/2$, therefore a number of corrections (jumps) may be necessary before a valid lock is established. Assuming search accuracy of $\pm T_c/2$, the maximum number of jumps required is equal to the ratio of sub-carrier to code ratio $f_s/f_c$. Therefore, a major drawback to the BJ algorithm can be the time taken to reach the correct timing location either from acquisition or from a slip in tracking. The BJ algorithm is effectively 'blind' to the number of sub-chips required to find the valid timing location, it must correct one at a time in sub-chip steps. In contrast, techniques providing a discriminator similar to that of a PSK signal, such as the SSB technique and the smooth MGD discriminators can make corrections across the whole discriminator characteristic in a single step.

The acquisition or slip correction time of the BJ algorithm is not only dependant on the discriminator curve and loop setting time but also depends on the time taken to determine a false lock. The receiver’s VE or VL counter must pass a predetermined threshold in order to determine a false lock state. This threshold must be set sufficiently high so that the level of noise on the VE and VL correlations will not cause a false lock to be declared when in fact the receiver is tracking the correct
timing location. Therefore, the threshold must be designed for the most severe noise environment the receiver will operate in, with some margin. The relative amplitude between the main BOC correlation peak and its adjacent peaks decreases with the sub-carrier to code ratio. Hence the threshold for detecting a false lock condition increases for high rate BOC signal in turn increasing the acquisition and correction time.

In [Fine and Wilson 1999] a figure of $C/N_0 = 24$ dB-Hz is used to represent in a minimum signal to noise density, which is reasonable for weak signal applications at approximately 15 dB less than the representative minimum GPS signal to noise density (38.9dB-Hz in [Kaplan and Hegarty 2006]). Considering a 20ms integration period this equates to a minimum signal to noise of 10 dB per correlation. An uncorrelated noise threshold level can then be calculated by assuming uncorrelated Gaussian noise on the VE and VL correlations. Figure 5-25 shows the worse case of many trials assuming an uncorrelated 10 dB signal to noise on each correlation for a BOC$(2xf_c, f_c)$. A threshold of 8 is identified with corresponds to the analysis and threshold choice in [Fine and Wilson 1999]. See Appendix E for details of the BJ threshold calculation and algorithm simulation in Mathcad.

![Figure 5-25, Worse case VE and VL count values for BOC$(2xf_c, f_c)$ with uncorrelated signal to noise of 10 dB per correlation](image)

However, as identified by Dr Hodgart, the noise samples are in fact strongly correlated which actually improves the performance of the BJ algorithm. For BOC$(2xf_c, f_c)$ the correlation coefficient between noise separated by $T_S$ and therefore
between VE and P and between VL and P is $\rho = -0.75$. The correlation coefficient of noise between the VE and VL samples is $\rho = -0.5$. The resulting worse case noise induced count values for correlated noise are shown in Figure 5-26, which finds a required threshold of 5.

![Figure 5-26, Worse case VE and VL count values for BOC(2x$f_c,f_c$) with correlated noise samples, signal to noise of 10 dB per correlation](image)

Clearly if the correlation or integration time is reduced from 20 ms the threshold must be increased accordingly because the signal to noise per correlation will be reduced.

An example acquisition of a BOC(2, 1) signal is shown in Figure 5-27, with $B_L = 1$ Hz and noise, $C/N_0 = 30$ dB-Hz. The BJ threshold level has been calculated for a minimum carrier to noise density of $C/N_0 = 24$ dB-Hz. It can be seen that the acquisition time is not dependant only on the loop settling time but on the time taken to reach the required threshold level and declare an invalid tracking state.

![Figure 5-27, Acquisition example of BJ algorithm for BOC(2, 1) signal ($B_L = 1$ Hz, $C/N_0 = 30$ dB-Hz, $T_D = T_s$)](image)
The average time to make a correction can be formulated counting the number of times the threshold level is reached while in a false-lock condition. Starting at an offset of 1 sub-chip and applying the BJ counters over 2000 correlations without timing correction, Mathcad simulation finds the number of thresholds reached is 99 with an equivalent $C/N_0 = 24$ dB-Hz. This gives an average of 20.2 correlations per correction. This results in a correction time of 303 ms for a sub-chip correction (for integration time, $T = 15$ ms).

Running multiple acquisitions across different initial time offsets provides a comparison of the acquisition time of the BJ algorithm with the equivalent acquisition times using the SSB technique. Table 5-6 shows the acquisition times of the BJ algorithm and SSB technique, assuming a BOC(2, 1) signal, a carrier to noise density of $C/N_0 = 24$ dB-Hz, a loop bandwidth of $B_L = 1$ Hz and averaging across 20 acquisitions at each time step. For the BOC(2, 1) signal the BJ algorithm shows approximately equivalent performance to the SSB technique across all initial offsets.

<table>
<thead>
<tr>
<th>Initial chip offset</th>
<th>1/4</th>
<th>1/2</th>
<th>3/4</th>
</tr>
</thead>
<tbody>
<tr>
<td>BJ acquisition time (ms)</td>
<td>413</td>
<td>655</td>
<td>1639</td>
</tr>
<tr>
<td>Jumps required</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>Correction time (ms)</td>
<td>303</td>
<td>606</td>
<td>909</td>
</tr>
<tr>
<td>SSB acquisition time (ms)</td>
<td>611</td>
<td>889</td>
<td>1216</td>
</tr>
<tr>
<td>BJ / SSB</td>
<td>0.676</td>
<td>0.737</td>
<td>1.348</td>
</tr>
</tbody>
</table>

The BJ poor performance at large initial offsets (>1/2 chip) can be explained by examining the discriminator curve at different false locking points. It is assumed at the discriminator will settle at integer sub-chip offsets, however this is not true. There is an offset between discriminator's zero crossings and the integer sub-chip, which increases with each integer sub-chip due to the different gradients of the discriminator either side of each peak. The discriminator zero crossings of a BOC($2f_c, f_c$) signal are shown in Figure 5-28.
At integer multiples of sub-chip offsets the difference in amplitude between the P correlation and VE or VL correlations used for BJ correction is assumed constant at $T_s/T_c$. However, shifting the false-lock location away from the integer sub-chip reduces the relative amplitude difference between the peaks required for the BJ comparison. The zero-crossing locations and respective P, VE and VL correlations for early false-lock conditions of a BOC($2sf_c, f_c$) signal are shown in Table 5-7. The amplitude difference between the P and VE correlation decreases with the sub-carrier offset, which in turn increases the time taken to detect a false-lock condition under the same noise conditions. The effect band limiting by the receiver front-end filter will round of the peaks and exacerbate this problem by further reducing the relative peak amplitude.
Table 5-7, BJ parameters for BOC(2×f_c,f_c) under false-lock conditions

<table>
<thead>
<tr>
<th>Early false-lock points</th>
<th>1</th>
<th>2</th>
<th>3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zero crossing location (T_s)</td>
<td>1.085</td>
<td>2.125</td>
<td>3.25</td>
</tr>
<tr>
<td>P correlation amplitude</td>
<td>-0.644</td>
<td>0.406</td>
<td>-0.186</td>
</tr>
<tr>
<td>VE correlation amplitude</td>
<td>0.851</td>
<td>-0.594</td>
<td>0.312</td>
</tr>
<tr>
<td>VL correlation amplitude</td>
<td>0.436</td>
<td>-0.219</td>
<td>-0.002</td>
</tr>
<tr>
<td>Comparison amplitude</td>
<td>0.207</td>
<td>0.188</td>
<td>0.126</td>
</tr>
</tbody>
</table>

The BJ BOC(2×f_c,f_c) receiver threshold is designed for a peak amplitude difference of A/4. The reduction of this comparison amplitude results in the potential for the receiver to make a wrong decision while in a false lock condition. For example, at the 3rd false lock point the BOC(2,1) receiver occasionally decides that valid tracking is occurring and remains in its current position. This results in increased acquisition time of the BOC(2,1) BJ simulation at large initial offsets. The effect becomes more pronounced for high rate BOC modulations.

Table 5-8 shows the simulated acquisition times for a BOC(6, 1) signal under the same conditions. For the high rate BOC(6, 1) the BJ is significantly worse over all initial offsets. This is mostly due to the small difference between the central correlation peak and its adjacent pairs, now only 1/12 compared to 1/4 for BOC(2, 1). This results in a significant increase in threshold level, which in turn increases the correction time. Simulating with an initial offset of 1 sub-chip and applying the BJ counters over 2000 correlations without timing correction, we find the number of thresholds reached is 54 with an equivalent C/N_0 = 24 dB-Hz. This results in a correction time of 810 ms for a sub-chip correction (for integration time, T = 15 ms).

Compared with the SSB technique the acquisition performance of BJ algorithm becomes worse as the initial offset is increased. Again this is due to a reduction in the comparison amplitude because the tracking loops do not settle at integer sub-chip offsets. With larger initial offsets the reduction in comparison amplitude is greater resulting in increased acquisition time from the nominal correction time.
Table 5-8, Acquisition times of the BJ and SSB for BOC(6, 1), $B_L = 1$ Hz, $C/N_0 = 24$ dB-Hz

<table>
<thead>
<tr>
<th>Initial chip offset</th>
<th>1/12</th>
<th>2/12</th>
<th>3/12</th>
<th>4/12</th>
</tr>
</thead>
<tbody>
<tr>
<td>BJ acquisition time (ms)</td>
<td>1009</td>
<td>2327</td>
<td>3481</td>
<td>4754</td>
</tr>
<tr>
<td>Jumps required</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>Correction time (ms)</td>
<td>810</td>
<td>1620</td>
<td>2430</td>
<td>3240</td>
</tr>
<tr>
<td>SSB acquisition time (ms)</td>
<td>276</td>
<td>527</td>
<td>611</td>
<td>736</td>
</tr>
<tr>
<td>BJ/SSB</td>
<td>3.65</td>
<td>4.42</td>
<td>5.69</td>
<td>6.46</td>
</tr>
</tbody>
</table>

5.4.4 The effect of distortion on the BJ algorithm

Observations of the wide band BOC(15, 2.5)-cosine Galileo PRS signal transmitted from the Giove-A satellite have shown an asymmetry in the spectrum [Montenbruck et al 2006]. No significant asymmetry was observed before the amplification by high power 'travelling-wave tube' (TWT) amplifiers. It is assumed that the asymmetry is due either to the amplitude dependant phase distortion of TWTs or in the final stage RF filters. In [Graf and Günther 2006] a model of the phase distortion of TWTs is shown to result in similar distortion to that of the Giove-A signals. It has been argued that this asymmetry is a result of filter designs intended for a slightly narrower BOC(14,2) modulation. However, a certain amount of asymmetry has been observed in all BOC transmissions from Giove-A. Even observations of the narrow band BOC(1,1) modulation show an asymmetry which although small may still compromise receiver operation under weak signal conditions.

Although a certain amount of asymmetry correction may be possible in the transmitter, distortion may be an inherent problem with BOC transmissions. Even if the distortion is perfectly corrected in transmission, the large bandwidths occupied by many of the future BOC transmissions may result in significant asymmetry from consumer-grade receiver front-end filters.
This asymmetry in the spectrum translates into an asymmetric correlation, which has been observed to potentially cause tracking errors in BOC receivers using the BJ algorithm [Falcone 2006]. This is due to the reduction in magnitude difference between the central correlation peak and its adjacent peaks. The BJ algorithm relies on the difference in peak magnitudes in order to determine the correct tracking state.

In order to assess the effect on receiver tracking schemes we can model a received asymmetry in BOC by introducing a fixed offset between the received code and sub-carrier. For example Figure 5-29 shows an correlation of an asymmetric correlation $BOC(2xf_c, f_c)$ created by introducing a quarter sub-chip offset between the code and sub-carrier.

![Symmetric and asymmetric BOC correlations, sub-carrier to code offset $T_s/4$](image)

Figure 5-29. Symmetric and asymmetric BOC$(2xf_c, f_c)$ correlations, sub-carrier to code offset $T_s/4$

An asymmetric correlation function has a significant effect on the integrity of tracking using the BJ algorithm. The asymmetry reduces the relative difference in peak amplitudes (see Table 5-9), which is vital for the BJ algorithm to correctly identify a valid tracking state. Therefore, the BJ threshold must be increased to ensure stable tracking.
Table 5-9, Symmetric and asymmetric BOC(2sf_{c}, f_{c}) peak values

<table>
<thead>
<tr>
<th>Peak</th>
<th>Symmetric amplitude</th>
<th>Asymmetric amplitude</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>(sub-carrier to code offset = T_{s} / 4)</td>
</tr>
<tr>
<td>P</td>
<td>1</td>
<td>0.937</td>
</tr>
<tr>
<td>VE</td>
<td>-0.75</td>
<td>-0.812</td>
</tr>
<tr>
<td>VL</td>
<td>-0.75</td>
<td>-0.687</td>
</tr>
<tr>
<td></td>
<td>P</td>
<td>-</td>
</tr>
</tbody>
</table>

The BJ tracking algorithm requires careful tuning. If a BJ threshold is set too low to account for the noise conditions or asymmetry in the signal the BJ algorithm can cause the receiver to jump out of correct lock to an invalid tracking state. An example of this is shown in Figure 5-30. Here the BJ threshold has been calculated for a symmetric BOC(2,1) signal operating at a carrier to noise of 24 dB-Hz with an equivalent integration time of 15 ms. An asymmetric correlation is created by introducing a quarter sub-chip offset between the sub-carrier and the code in the received signal (see Figure 5-29). It can be seen that noise induced increments of the very early counter pass the BJ threshold, causing a jump to an invalid tracking state. The tracking estimate remains in error until correction by the very late counter passing the BJ threshold. The threshold must be increased to a stage where noise induced increments of the counters should never cause a jump from the correct tracking state. The increase in threshold results in an increase acquisition and correction time.

Figure 5-30, Example jump to invalid tracking state, BOC(2,1), C/N_{o} = 24 dB-Hz, sub-carrier to code offset = T_{s} / 4
The effect of asymmetry is more significant for BOC signals with high ratios of sub-carrier frequency to code rate. The BJ algorithm relies on the ability to determine the magnitude difference between the central and secondary BOC correlation peaks. As the ratio of sub-carrier frequency to code rate increases the magnitude difference decreases. For example, the magnitude difference Galileo BOC(15,2.5) signal is only 1/12 compared with 1/2 for BOC(1,1). Therefore, any further reduction due to asymmetry can completely compromise the receiver's ability to determine a valid tracking state. Asymmetry has been observed to compromise the operation of the Septentrio GETR implementation of the BJ algorithm with the BOC(15,2.5) signal from Giove-A.

In addition to compromising the receiver's tracking integrity, asymmetry in the received BOC signal causes a bias in the receiver's delay estimate when operating the BJ algorithm. The reason for the tracking bias is obvious when examining the correlation envelope of an asymmetric signal. An exaggerated asymmetry correlation is depicted in Figure 5-31. The slope of the symmetric correlation is equal on both sides and has no tracking bias. However, the asymmetric slope is steeper on one side. Therefore, with equally spaced early-late gates the asymmetry causes a bias in the receiver estimated delay.

![Figure 5-31, Depiction of asymmetric tracking bias](image-url)
5.4.5 The effect of multipath on the BJ algorithm

The BJ algorithm relies on the ability to detect whether or not the receiver has settled to a valid tracking state through comparison of the adjacent correlation peaks. The central BOC correlation peak must be sufficiently greater in amplitude than its adjacent peaks to enable valid tracking in the presence of noise. In Section 5.4.3 it was shown that the comparison amplitude between the peaks, required for the BJ algorithm to make a correction, reduces the further the false-lock point is from the centre of the correlation function. This degrades the performance of the peak detection and poses a potential integrity risk to the receiver. Inference from multipath signals can further reduce the comparison amplitude and therefore further degrades the performance of the BJ algorithm.

Figure 5-32 shows the effect of multipath interference on a BOC(2,1) signal. The multipath is assumed to be of half amplitude relative to the direct signal with an in-phase carrier and therefore provides a worst-case scenario. It is assumed that the receiver maintains lock on the central peak of the BOC correlation. The comparison amplitude is the difference between either the prompt, P and very-early, VE correlations or the prompt and the very-late, VL correlations. Reducing either of these comparison amplitudes will result in an increased chance jump away from the valid timing location in the presence of noise. The receiver designer must then increase the BJ threshold to account for noise induced increments of the VE and VL counters or risk the integrity of the receiver under strong multipath.

![Comparison amplitude graph](image)

Figure 5-32, BJ comparison amplitude of BOC(2, 1) correlations against relative multipath delays (in-phase carrier, central correlation peak tracking)
The results show that when the relative delay of the multipath interference is at integer sub-chip (73 m) intervals the comparison amplitude is halved from the nominal value (no multipath interference present). At short multipath delays however, the comparison amplitude is actually 3/2 times greater than the nominal value, actually improving the performance of the BJ peak detection. In this case the multipath is constructive to the BOC correlation at short delay because the multipath is in-phase with the direct carrier signal. Simulating a multipath which is 180° out of phase with the direct signal results in the opposite effect as shown in Figure 5-33.

![Figure 5-33, BJ comparison amplitude of BOC(2, 1) correlations against relative multipath delays (180° out of phase, central correlation peak tracking)](image)

Clearly the presence of strong multipath can significantly compromise the ability of the BJ algorithm to determine the valid tracking location. This problem becomes worse for higher ratios of sub-carrier frequency to code rate such as BOC(15,2.5) where the BJ comparison amplitude is already very small.

In Chapter 6 we describe an entirely new approach to tracking BOC signals which is believed to be robust to distortions in the received signal.
5.4.6 Hardware requirements of BOC tracking techniques

In order to fully evaluate and compare the BOC tracking techniques presented here we must also look at the impact to the receiver hardware. Table 5-10 shows the hardware requirements of the BOC tracking techniques, for achieving incoherent carrier and code tracking. The MGD discriminator is formed from 4 early and 4 late correlations, requiring 16 code multipliers and integrators for incoherent code tracking. An additional 2 multipliers and integrators are required for carrier tracking making a total of 18, a significant overhead for each tracking channel. The filtering required for the SSB technique is undesirable and can significantly impact the size and complexity of the receiver. Hence, the best choice in terms of hardware requirements is the BJ algorithm.

Table 5-10, Hardware requirements of BOC tracking techniques

<table>
<thead>
<tr>
<th>Receiver type</th>
<th>Multipliers</th>
<th>Integrators</th>
<th>Local oscillators</th>
<th>Low pass filters</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSB</td>
<td>2 x Carrier, 4 x Code</td>
<td>4</td>
<td>1 x Carrier, 1 x Code</td>
<td>2</td>
</tr>
<tr>
<td>MGD (K=4)</td>
<td>2 x Carrier, 18 x Code</td>
<td>18</td>
<td>1 x Carrier, 1 x Code</td>
<td>0</td>
</tr>
<tr>
<td>BJ</td>
<td>2 x Carrier, 8 x Code</td>
<td>8</td>
<td>1 x Carrier, 1 x Code</td>
<td>0</td>
</tr>
</tbody>
</table>

5.4.7 Comparison of BOC tracking schemes

The BJ algorithm has been implemented on the Septentrio GETR [De Wilde et al 2004]. This receiver was built under contract from ESA to demodulate and evaluate new Galileo signals. Analysis contained in this chapter shows that although the use of a peak detection algorithm (bump-jumping) seems a logical engineering approach to solving BOC tracking ambiguity it is sensitive to noise, signal distortion and multipath. Therefore, the use of the BJ algorithm is not recommended for high integrity or safety of life applications.

The BJ jumping algorithm provides the receiver designer with a similar trade-off to the bumpy MGD discriminator, delivering apparent unambiguous BOC tracking with little or no sensitivity loss at the cost of acquisition and slip correction time. The SSB
technique provides the best acquisition and slip correction performance at the cost of a loss in tracking sensitivity. In Chapter 6 we describe a novel technique developed during this research which is believe to solve the problem of BOC tracking ambiguity. This technique removes the ambiguity in BOC tracking with no tracking sensitivity loss and with no degradation of acquisition or slip correction time.

In this chapter we have detailed the current approaches given in the literature for PSK and BOC signals. A comparison of three leading BOC tracking techniques was given based on their tracking sensitivity, acquisition time and receiver hardware impact. A design trade off has been identified between high precision receivers using the BJ algorithm or bumpy MGD technique and the rapid reliable acquisition of the SSB or smooth MGD techniques.
6  BOC tracking with double estimation receiver

This chapter discusses the implementation and benefits of BOC tracking using the double estimator (DE). This technique was conceived during the course of this research and a patent has recently been filed for protection of the inventors, Dr MS Hodgart and PD Blunt. Coherent and incoherent implementations are given along with an extension to apply the DE technique to AltBOC signals. Details of our simulations of the DE technique are given including analysis of noise induced tracking jitter, acquisition and slip correction times and multipath analysis. Comparison is given to the BOC tracking schemes described in Chapter 5.4 and the relative benefits detailed.

6.1  The coherent BOC double estimator

Once again we model the received BOC signal (neglecting additive noise and other interfering GNSS signals) as follows.

\[ u_{boxc}(t) = A \times \cos(\omega_0 t + \phi) \times a(t-\tau) \times s(t-\tau) \times d \]  

6-1

\( A \) is amplitude, \( \cos(\omega_0 t + \phi) \) represents the carrier signal after down conversion to an intermediate frequency (IF) \( \omega_0 \) and phase \( \phi \), \( s(t-\tau) \) is the sub-carrier modulation in the received signal comprising the sub-carrier modulation function \( s(t) \) at delay \( \tau \), \( a(t-\tau) \) is the code modulation in the received signal comprising the code modulation \( a(t) \) at delay \( \tau \) and \( d \in (-1,+1) \) is a polarity.

This technique depends essentially on the fact that sub-carrier is half-periodic over a relatively short sub-chip width \( T_s \) and that Equation 6-1 is mathematically identical to

\[ u(t) = A \times \cos(\omega_0 t + \phi) \times s(t-\tau^*) \times a(t-\tau) \times d^* \]  

6-2
BOC tracking with double estimation receiver

where

\[ \tau^* = \tau + nT_s \]

is a multi-valued offset delay which has a number of values each offset from the delay \( \tau \) by a different integer shift \( n \) times the sub-chip width \( T_s \). The equivalent polarity \( d^* = d \) for even number of shifts and \( d^* = -d \) for an odd integer shift. It should be understood that the actual sub-carrier delay and the code delay for any received signal are still the same \( \tau \). The receiver must always estimate this actual non-ambiguous delay \( \tau \) in the code function \( a(\cdot) \). It is however only necessary for the receiver to seek to estimate the ambiguous \( \tau^* \) in the sub-carrier function \( a(\cdot) \) and achieve the same result as if it were estimating the actual delay \( \tau \). Accordingly, the offset delay \( \tau^* \) and delay \( \tau \) are treated as independent quantities, without regard to Equation 6-3, and two independent estimates may be generated. Only in a final correction stage is it admitted that an estimate of offset delay \( \tau^* \) and delay \( \tau \) are related as in Equation 6-3, and the value of estimate \( \hat{\tau}^* \) used to remove the ambiguities in the value of estimate \( \hat{\tau} \).

In a BOC transmission the sub-carrier is necessarily locked to the code sequence. Indeed it is usually seen as part of the code sequence. The time delay \( \tau \) must obviously be the same in both the code and the sub-carrier. However, there is nothing to stop us multiplying by component multiplicative structures with independent time delay estimates. The DE technique is a three-loop receiver. The innermost delay-locked loop (DLL) tracks the code phase of the received signal. The middle sub-carrier locked loop (SLL) tracks the sub-carrier phase of the received signal. The third loop tracks the carrier frequency and / or phase of the received signal. The general schematic of the coherent DE receiver is shown in Figure 6-1.
The DE BOC receiver requires three local oscillators, which generate continuous carrier, sub-carrier and code waveforms respectively. The carrier oscillator generates in-phase replica carrier \( \cos(\alpha t + \phi) \) and an orthogonal replica carrier \( \sin(\alpha t + \phi) \), where \( \phi \) is the estimate of the received carrier phase \( \phi \). The sub-carrier oscillator generates in-phase replica sub-carrier \( s(t - t^*) \) and an orthogonal replica carrier \( s(t - t^*) \), where \( t^* \) is the SLL estimate of the time delay \( \tau \). The code oscillator generates in-phase replica code \( a(t - \hat{t}) \) and an orthogonal replica code \( a(t - \hat{t}) \), where \( \hat{t} \) is the DLL estimate of the time delay \( \tau \).

We define an orthogonal sub-carrier as the difference between early and late time shifts of the sub-carrier, which can be written as follows.

\[
\tilde{s}(t - t^*) = s\left(t - t^* + \frac{T_{DS}}{2}\right) - s\left(t - t^* - \frac{T_{DS}}{2}\right)
\]

\( T_{DS} \) is the total separation between 'early' and 'late' sub-carrier waveforms, bounded by \( 0 < T_{DS} \leq T_e \).
After mixing and integration over time $T$ the resulting correlations can be written as follows.

$$
\begin{align*}
\text{w}_{ul} &= \frac{1}{T} \int_{0}^{T} \mu_{BOC}(t) \times \cos(\omega_{t} + \phi) \times s(t - t^*) \times a(t - \hat{\tau}) \, dt \\
&= A \times \cos(\phi - \hat{\phi}) \times \text{trc}(t^* - \tau) \times \Lambda(\hat{\tau} - \tau) \times d \\
\text{w}_{uQ} &= \frac{1}{T} \int_{0}^{T} \mu_{BOC}(t) \times \cos(\omega_{t} + \phi) \times s(t - t^*) \times a(t - \hat{\tau}) \, dt \\
&= A \times \cos(\phi - \hat{\phi}) \times \text{trc}(t^* - \tau) \times \sqrt{\Lambda(\hat{\tau} - \tau) \times d} \\
\text{w}_{uT} &= \frac{1}{T} \int_{0}^{T} \mu_{BOC}(t) \times \cos(\omega_{t} + \phi) \times s(t - t^*) \times a(t - \hat{\tau}) \, dt \\
&= A \times \cos(\phi - \hat{\phi}) \times \text{Trs}(t^* - \tau) \times \Lambda(\hat{\tau} - \tau) \times d \\
\text{w}_{QI} &= \frac{1}{T} \int_{0}^{T} \mu_{BOC}(t) \times \sin(\omega_{t} + \phi) \times s(t - t^*) \times a(t - \hat{\tau}) \, dt \\
&= A \times \sin(\phi - \hat{\phi}) \times \text{trc}(t^* - \tau) \times \Lambda(\hat{\tau} - \tau) \times d
\end{align*}
$$

The single peaked $\Lambda(\cdot)$ function and the tracking $\nu(\cdot)$ function are the same as defined for the PSK GNSS receiver in Equation 5-8 and Equation 5-18 respectively.

The trc( ) function is a continuous triangular cosine waveform where $\text{trc}(t^* - \tau) \to \pm 1$ as $t^* \to \tau + n \times T_s$. The Trs( ) function is a continuous trapezium shaped sine waveform where $\text{Trs}(t^* - \tau) \to 0$ as $t^* \to \tau + n \times T_s$, shown in Figure 6-2. The Trs( ) function is identical to the result of early minus late correlations of the trc( ) function as follows.

$$
\text{Trs}(t^* - \tau) = \text{trc}(t^* - \tau - \frac{T_{DS}}{2}) - \text{trc}(t^* - \tau + \frac{T_{DS}}{2})
$$
The easiest way to visualise the effect of realising independent sub-carrier and code delay estimates in the DE BOC correlations is assume perfect carrier demodulation, $\phi = \dot{\phi}$. Figure 6-3, Figure 6-4 and Figure 6-5 show the $w_{\mu}$, $w_{\nu O}$ and $w_{\nu Q}$ correlations respectively against code error, $\tilde{\tau} - \tau$ and sub-carrier error $\tilde{\tau}' - \tau$ assuming $\phi = \dot{\phi}$.

These plots are derived from Mathcad simulations of a BOC(2xf_c,f_c) signal and provide a graphical perspective to the correlations given in Equation 6-5.
A number of discriminators used to remove the amplitude dependence require generation of signals individually multiplied by early and late replica code sequences. Equivalent early and late code correlations may be generated as

\[ \tilde{t} - \tau \text{ (sub-chips)} \]
where the equivalent early minus late correlation is

\[ w_{HE} = w_{HE} - w_{IL} \tag{6-8} \]

In order to achieve convergence of the DE triple loop system three error signals must be generated from the correlations in Equation 6-5. Firstly addressing the outer carrier loop, we are considering a coherent DE BOC receiver, therefore implying phase tracking with a PLL. The carrier phase error is commonly determined using a Costas decision-directed discriminator, which can be applied to the DE BOC receiver as follows.

\[ e_\phi = w_{eh} \times \text{sgn}(w_{il}) = A \times \sin(\phi - \hat{\phi}) \times \text{sqc}(\phi - \hat{\phi}) \times \text{trc}(\hat{t} - t) \times \Lambda(\hat{t} - t) \tag{6-9} \]

\text{sqc}(\cdot) is a square wave cosine function. Incorporating the sign correction by hard-limiting the \( w_{il} \) correlation in the discriminator allows the PLL to function with no knowledge of the navigational data state. It can be seen that \( e_\phi \) tends to zero as \( \sin(\phi - \hat{\phi}) \) tends to zero, which occurs at integer \( n \) multiples of \( \pi \) radians as \( \hat{\phi} \to \phi + n\pi \). The most common Costas PLL discriminators for the DE BOC receiver are shown in Table 6-1.
BOC tracking with double estimation receiver

Table 6-1, Costas PLL discriminators for the DE BOC receiver

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Decision-corrected</td>
<td>$e_o = w_{OH} \times \text{sgn}(w_{II})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td></td>
<td>$= A \times \sin(\phi - \hat{\phi}) \times \text{sqa}(\phi - \hat{\phi}) \times \text{trc}(\hat{\tau} - \tau) \times A(\hat{\tau} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_o = w_{OH} \times w_{II}$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= \frac{A^2}{2} \times \sin(2(\phi - \hat{\phi})) \times \text{trc}(\hat{\tau} - \tau) \times A(\hat{\tau} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Normalised</td>
<td>$e_o = w_{OH} / w_{II}$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= \tan(\phi - \hat{\phi})$</td>
<td></td>
</tr>
<tr>
<td>2 quadrant arc tangent</td>
<td>$e_o = \arctan(w_{OH} / w_{II})$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= (\phi - \hat{\phi})$</td>
<td></td>
</tr>
</tbody>
</table>

The sub-carrier phase error for the coherent DE BOC receiver can also determined using a decision-directed discriminator as follows.

$$e_c = w_{OH} \times \text{sgn}(w_{II}) = A \times \cos(\phi - \hat{\phi}) \times \text{trc}(\hat{\tau} - \tau) \times \text{sqa}(\hat{\tau} - \tau) \times A(\hat{\tau} - \tau)$$  \hspace{1cm} 6-10

It can be seen that $e_c$ tends to zero as $\text{trc}(\hat{\tau} - \tau)$ tends to zero, which occurs at integer $n$ multiples of sub-chips as $\hat{\tau} \rightarrow \tau + n \times T_s$. Alternative coherent SLL discriminators for the DE BOC receiver are shown in Table 6-2.

Table 6-2, SLL discriminators for the DE BOC receiver

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Decision-corrected</td>
<td>$e_c = w_{OH} \times \text{sgn}(w_{II})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td></td>
<td>$= A \times \cos(\phi - \hat{\phi}) \times \text{trc}(\hat{\tau} - \tau) \times \text{sqa}(\hat{\tau} - \tau) \times A(\hat{\tau} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_c = w_{OH} \times w_{II}$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td></td>
<td>$= A^2 \times \cos^2(\phi - \hat{\phi}) \times \text{trc}(\hat{\tau} - \tau) \times A^2(\hat{\tau} - \tau)$</td>
<td></td>
</tr>
<tr>
<td>Normalised</td>
<td>$e_c = w_{OH} / w_{II}$</td>
<td>Slope independent of amplitude</td>
</tr>
<tr>
<td></td>
<td>$= \frac{\text{trc}(\hat{\tau} - \tau)}{\text{trc}(\hat{\tau} - \tau)} = \text{Trc}(\hat{\tau} - \tau)$</td>
<td></td>
</tr>
</tbody>
</table>

The code phase error for the coherent DE BOC receiver can also determined using a decision-directed discriminator as follows.
BOC tracking with double estimation receiver

\[ e_r = w_{\text{DO}} \times \text{sgn}(w_{\text{DO}}) = A \times |\cos(\phi - \hat{\phi})| \times |\text{trc}(\hat{\tau} - \tau)| \times \sqrt{A} (\hat{\tau} - \tau) \]  

6-11

It can be seen that \( e_r \) tends to zero as \( \sqrt{A} (\hat{\tau} - \tau) \) tends to zero, which occurs as \( \hat{\tau} \to \tau \). Alternative coherent DLL discriminators for the DE BOC receiver are shown in Table 6-3.

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Decision-corrected</td>
<td>[ e_r = w_{\text{DO}} \times \text{sgn}(w_{\text{DO}}) ]</td>
<td>Slope proportional to ( A )</td>
</tr>
<tr>
<td></td>
<td>[ = A \times</td>
<td>\cos(\phi - \hat{\phi})</td>
</tr>
<tr>
<td>Dot product</td>
<td>[ e_r = w_{\text{DO}} \times w_{\text{DL}} ]</td>
<td>Slope proportional to ( A^2 )</td>
</tr>
<tr>
<td></td>
<td>[ = A^2 \times</td>
<td>\cos(\phi - \hat{\phi})</td>
</tr>
<tr>
<td>Power</td>
<td>[ e_r = w_{\text{DO}}^2 - w_{\text{DL}}^2 ]</td>
<td>Slope proportional to ( A^2 )</td>
</tr>
<tr>
<td></td>
<td>[ = A^2 \times</td>
<td>\cos(\phi - \hat{\phi})</td>
</tr>
</tbody>
</table>

Following common practice we update the carrier phase estimate with a second order loop as follows.

\[ f_\phi \leftarrow f_\phi + e_\phi \]  

6-12

\[ \hat{\phi} \leftarrow \hat{\phi} + k_1 \times f_\phi + k_2 \times e_\phi \]

\( f_\phi \) is the integrated phase error and \( k_1 \) and \( k_2 \) are loop gains which can be adjusted by the designer. The SLL and DLL loop are updated with independent first order loops for the sub-carrier and code delay estimates respectively with an appropriate carrier aiding term as follows.

\[ \hat{\tau} = \hat{\tau} + k_\tau \times f_\tau + k_\tau \times e_\tau \]  

6-13

\[ \hat{\tau}^* = \hat{\tau}^* + k_\tau^* \times f_\tau^* + k_\tau^* \times e_\tau^* \]
$k_x$ and $k_y$ are constants calculated to provide the necessary open loop correction of Doppler shift appropriately scaled down to the code rate and sub-carrier rate respectively. $k_x$ and $k_y$ are a loop gains which can be adjusted by the designer.

Assuming the loops are in lock the data estimate, $\hat{d}$ for a coherent DE BOC receiver is determined as follows.

$$\hat{d} = \text{sgn}(w_{\text{IF}})$$

An example acquisition of the DE BOC receiver is shown in Figure 6-6 for a BOC(2x$f_c$, $f_c$) signal, derived from Mathcad simulation with equal DLL and SLL loop bandwidths, $B_{DLL} = B_{SLL} = 1$ Hz and noise, $C/N_0 = 30$ dB-Hz. The initial delay offset is set at 2.5 sub-chips and initial phase error of $\pi/4$.

![Figure 6-6, Example acquisition of the DE BOC receiver ($B_{DLL} = B_{SLL} = 1$ Hz , $C/N_0 = 30$ dB-Hz)](image)

Under loop operations the DLL delay estimate provides unambiguous tracking with timing jitter equivalent to that of the underlying PSK modulation (see Equation 4-16). The SLL delay estimate $\hat{e}$ delivers the full tracking accuracy of the BOC modulation given by Equation 4-20, it is however ambiguous, locking to integer sub-chip values.
Once the loops have settled the ambiguity of the SLL estimate can be resolved through the noisier but unambiguous DLL estimate as follows.

\[ \hat{\tau}^+ = \hat{\tau}^- \cdot \text{round} \left( \frac{\hat{\tau}^- - \hat{\tau}}{T_S} \right) \times T_S \]

\( \hat{\tau}^+ \) is the corrected delay estimate. Figure 6-7 shows an example acquisition with the corrected delay estimate.

Figure 6-7, Corrected delay estimate of the DE BOC receiver

\( B_{\text{DLL}} = B_{\text{SLL}} = 1 \, \text{Hz} \), \( C/N_0 = 30 \, \text{dB-Hz} \)

6.2 The incoherent BOC double estimator

Incoherent systems are commonly used to deliver robust acquisition and tracking of GNSS signals, particularly in weak signal environments. An incoherent system locks on to the frequency of the incoming carrier and not the phase. This is achieved by maintaining a constant or near constant carrier phase difference across the correlation interval. The concept of double estimation, generating sub-carrier and code waveforms with independent timing estimates can still be applied. A general
BOC tracking with double estimation receiver

schematic of the DE BOC receiver is shown in Figure 6-8. Two additional
correlations are required to enable all three loops to operate with no carrier phase
dependence.

![Diagram](image)

Figure 6-8, Incoherent DE BOC receiver

After mixing and integration over time $T$ the additional two correlations required for
an incoherent DE BOC receiver can be written as follows.

$$w_{OQ} = \frac{1}{T} \int u_{BOC}(t) \times \sin(\alpha_d + \phi) \times s(t - \tau') \times \delta(t - \hat{\tau}) dt$$

$$= A \times \sin(\phi - \hat{\phi}) \times trc(\tau' - \tau) \times \sqrt{\Lambda(\tau - \hat{\tau})} \times d$$

$$w_{QO} = \frac{1}{T} \int u_{BOC}(t) \times \sin(\alpha_d + \phi) \times \tilde{s}(t - \tau') \times \alpha(t - \hat{\tau}) dt$$

$$= A \times \sin(\phi - \hat{\phi}) \times Trs(\tau' - \tau) \times \Lambda(\tau - \hat{\tau}) \times d$$

The rate of change of carrier phase can be determined by comparing $w_{ul}$ and $w_{QH}$ with
the correlation results from the next epoch $w_{ul}'$ and $w_{QH}'$. The frequency error can be
determined using the cross-product discriminator as follows.
BOC tracking with double estimation receiver

\[ e_n = w_{QI} \times w_m \times w_{QI} = A^2 \times \sin(\Delta \phi - \Delta \phi) \times \text{trc}^2(t^* - t) \times \Lambda^2(t - t) \times d \times d' \] 6-17

Where the phase difference and estimated phase difference between epochs is

\[ \Delta \phi = \phi' - \phi \] 6-18

\[ \Delta \hat{\phi} = \hat{\phi}' - \hat{\phi} \]

It can be seen that \( e_n \) tends to zero with \( \Delta \hat{\phi} - \Delta \phi \). Incoherent SLL tracking can be achieved by expanding the decision directed discriminator as follows.

\[ e_T = w_{QI} \times \text{sgn}(w_m) + w_{QI} \times \text{sgn}(w_{QI}) \]

\[ = A \times \left( \cos(\phi - \hat{\phi}) + \frac{1}{2} \sin(\phi - \hat{\phi}) \right) \times \text{trc}(t^* - t) \times \text{sqc}(t^* - t) \times \Lambda(t - t) \]

6-19

It can be seen that \( e_T \) tends to zero as \( \text{trc}(t^* - t) \) tends to zero, which occurs at integer \( n \) multiples of sub-chips as \( t^* \to t + nT_0 \). This is achieved while allowing for an arbitrary offset between \( \phi \) and \( \hat{\phi} \). Incoherent DLL tracking can be achieved by expanding the decision directed discriminator as follows.

\[ e_I = w_{QI} \times \text{sgn}(w_m) \times w_{QI} \times \text{sgn}(w_{QI}) \]

\[ = A \times \left( \cos(\phi - \hat{\phi}) + \frac{1}{2} \sin(\phi - \hat{\phi}) \right) \times \text{trc}(t^* - t) \times \sqrt{\Lambda(t - t)} \]

6-20

It can be seen that \( e_I \) tends to zero as \( \sqrt{\Lambda(t - t)} \) tends to zero, which occurs as \( t^* \to t \).

For updating the loops we assume second-order PLL tracking and first order SLL and DLL tracking with appropriate carrier Doppler aiding as follows.
BOC tracking with double estimation receiver

\[
e_{\phi} \leftarrow e_{\phi} + e_{\phi}^x
\]

\[
f_{\phi} \leftarrow f_{\phi} + e_{\phi}^x
\]

\[
\hat{\phi} \leftarrow \hat{\phi} + k_1 \times f_{\phi} + k_2 \times e_{\phi}
\]

FLL update

\[
\hat{\tau} \leftarrow \hat{\tau} + k_x \times f_{\phi} + k_c \times e_{\tau}^x
\]

SLL update

\[
\hat{\tau} \leftarrow \hat{\tau} + k_x \times f_{\phi} + k_c \times e_{\tau}
\]

DLL update

\[
e_{\phi} \text{ is the estimated phase error derived by the integrating frequency error } e_{\phi}, \; k_1 \text{ and } k_2 \text{ are loop gains which can be adjusted by the designer. Figure 6-9 shows the convergence of all three of the DE loops with an initial frequency error of 1 radian per code epoch and a two sub-chip error on the SLL estimate. The DLL estimate is then used to correct the SLL estimate in exactly the same way as the coherent DE BOC receiver (Equation 6-15).}
\]

2.5-

200

100

150

250

-1.933 \times 10^{-3}

Carri

er phase change (radians/epoch)

SLL error (sub-chips)

DLL error (sub-chips)

Figure 6-9, Example incoherent acquisition \( \Delta \phi = 1 \text{ rad} \)

6.3 The DE AltBOC receiver

The extension of DE principle to Alternate BOC (AltBOC) signals provided by Dr MS Hodgart requires little change to the theory of the DE BOC receiver. An AltBOC(15, 10) signal modulation is intended to combine four PRN code signals in

133
BOC tracking with double estimation receiver

the Galileo E5 band. Omitting the data modulation for simplicity the AltBOC signal can be written as follows.

\[ u_{\text{AltBOC}}(t) = A_1 [a_1(t - \tau) + a_2(t - \tau)] \times s(t - \tau) \times \cos(\omega_d t + \phi) + \]
\[ A_2 [a_1(t - \tau) - a_2(t - \tau)] \times s(t - \tau) \times \sin(\omega_d t + \phi) + \]
\[ A_3 [a_3(t - \tau) + a_4(t - \tau)] \times s(t - \tau) \times \cos(\omega_d t + \phi) - \]
\[ A_4 [a_3(t - \tau) - a_4(t - \tau)] \times s(t - \tau) \times \sin(\omega_d t + \phi) \]

The upper and lower sidebands of the AltBOC signal can be individually processed as separate PSK signals because the code combinations modulate separate upper and lower side bands respectively. However, to achieve the full potential of this wideband modulation the full bandwidth must be processed. Tracking the full AltBOC modulation can be achieved using either the sum of the \( a_1() \) and \( a_2() \) codes or the sum of the \( a_3() \) and \( a_4() \) codes. Correlating the sum of the \( a_1() \) and \( a_2() \) codes the resulting correlations for a coherent DE AltBOC receiver are as follows.

\[ w_{in} = \frac{1}{T} \int_{0}^{T} u_{\text{AltBOC}}(t) \times \cos(\omega_d t + \phi) \times \bar{s}(t - \hat{\tau}) \times [a_1(t - \hat{\tau}) + a_2(t - \hat{\tau})] dt \]

\[ = 2A \times \cos(\phi - \delta) \times \text{trc}(\hat{\tau} - \tau) \times \Lambda(\hat{\tau} - \tau) \times d \]

\[ w_{na} = \frac{1}{T} \int_{0}^{T} u_{\text{AltBOC}}(t) \times \cos(\omega_d t + \phi) \times \bar{s}(t - \hat{\tau}) \times [a_3(t - \hat{\tau}) + a_4(t - \hat{\tau})] dt \]

\[ = 2A \times \cos(\phi - \delta) \times \text{trc}(\hat{\tau} - \tau) \times \bar{\Lambda}(\hat{\tau} - \tau) \times d \]

\[ w_{qi} = \frac{1}{T} \int_{0}^{T} u_{\text{AltBOC}}(t) \times \cos(\omega_d t + \phi) \times s(t - \hat{\tau}) \times [a_1(t - \hat{\tau}) + a_2(t - \hat{\tau})] dt \]

\[ = 2A \times \cos(\phi - \delta) \times \text{trc}(\hat{\tau} - \tau) \times \Lambda(\hat{\tau} - \tau) \times d \]

\[ w_{qg} = \frac{1}{T} \int_{0}^{T} u_{\text{AltBOC}}(t) \times \sin(\omega_d t + \phi) \times \bar{s}(t - \hat{\tau}) \times [a_3(t - \hat{\tau}) + a_4(t - \hat{\tau})] dt \]

\[ = 2A \times \sin(\phi - \delta) \times \text{trc}(\hat{\tau} - \tau) \times \Lambda(\hat{\tau} - \tau) \times d \]

These correlations provide equivalent error signals to the DE BOC receiver allowing control of all three loops into lock. The SLL delay estimate can then be corrected by the DLL estimate as in Equation 6-15.
6.4 Simulated performance of DE BOC

In Section 5.4 a comparison of the BOC tracking techniques in the literature is given. From this analysis, a design trade-off is identified between receiver settling time and timing jitter of the delay estimate. Techniques approximating a PSK single correlation peak provide an unambiguous rapid loop settling time but at the cost of significantly worse receiver timing jitter. Other techniques, such as the BJ algorithm, can provide the full potential of BOC tracking precision but suffer in terms of loop settling times.

The DE BOC receiver is believed to provide the best of both worlds, an unambiguous rapid loop settling time while providing the full timing precision available from the BOC characteristic. The settling time of the DLL loop follows the desirable single correlation peak synonymous with PSK modulation, while the SLL loop simply settles to the nearest sub-chip offset. The maximum precision of the BOC modulation is then achieved by correcting the SLL estimate using the DLL estimate as in Equation 6-15.

From Section 5.4 the SSB technique has been shown to provide the best acquisition performance and the BJ algorithm the best timing precision. Table 6-4 shows the acquisition times of the DE BOC receiver in comparison to the SSB technique and BJ algorithm. We are assuming a BOC(6, 1) signal, a carrier to noise density of $C/N_0 = 24$ dB-Hz, equal DLL and SLL loop bandwidths of $B_{DLL} = B_{SLL} = 1$ Hz and averaging across 20 acquisitions at each time step. The DE BOC receiver is shown to deliver acquisition speed equivalent to that of the SSB technique.
Table 6-4, Acquisition times of the DE BOC receiver, BJ algorithm and the SSB technique for BOC(6, 1), $B_t = 1$ Hz, $C/No = 24$ dB-Hz

<table>
<thead>
<tr>
<th>Initial chip offset</th>
<th>1/12</th>
<th>2/12</th>
<th>3/12</th>
<th>4/12</th>
</tr>
</thead>
<tbody>
<tr>
<td>DE BOC acquisition time (ms)</td>
<td>272</td>
<td>523</td>
<td>620</td>
<td>776</td>
</tr>
<tr>
<td>BJ acquisition time (ms)</td>
<td>1009</td>
<td>2327</td>
<td>3481</td>
<td>4754</td>
</tr>
<tr>
<td>SSB acquisition time (ms)</td>
<td>276</td>
<td>527</td>
<td>611</td>
<td>736</td>
</tr>
<tr>
<td>DE / SSB</td>
<td>0.99</td>
<td>0.99</td>
<td>1.01</td>
<td>1.05</td>
</tr>
<tr>
<td>BJ / SSB</td>
<td>3.65</td>
<td>4.42</td>
<td>5.69</td>
<td>6.46</td>
</tr>
</tbody>
</table>

Using Mathcad simulations we can evaluate the timing jitter of the DE in the presence of additive Gaussian noise and give comparisons with the theoretical equations given in Chapter 4. In all cases we simulate a ‘spacing-limited’ receiver. Figure 6-10 shows the theoretical and simulated timing jitter for PSK and DE BOC receivers across carrier to noise densities from 30 to 50 dB-Hz. We find strong agreement with the theoretically derived equations, proving that the precision of DE BOC tracking delivers the full potential accuracy of BOC modulation.
DE BOC(2,1) receiver tracking jitter

\[ B_L = 1 \, Hz \]
\[ \Delta_{BOC} = \frac{T_C}{4} = T_s \]

Figure 6-10, Simulations of PSK and DE BOC timing jitter with comparison to theory

Another key performance measure of particular interest is that of the multipath performance of the DE BOC receiver. As shown in Section 4.5 the simplest method of evaluating the multipath error performance is to consider the effect of a single interfering multipath signal with various relative time delays. This provides only a worse case analysis of error due to multipath but does provide an adequate performance measure with which we can compare BOC tracking schemes. The result of this analysis is a multipath error envelope which for conventional receivers is dependant on the correlation function and the type of discriminator implemented for
code tracking. Therefore, to provide a fair comparative basis on which to evaluate multipath error envelopes it is important to set equal discriminator spacing.

Figure 6-11 shows the multipath error envelopes of a conventional BOC receiver and the DE BOC receiver for a BOC(2,1) signal. The DE BOC error envelope is computed by analyzing the error of the corrected SLL delay estimate with multipath interference. The relative performance of each scheme can be seen by computing the running average error across the dataset, shown in Figure 6-12. The pattern of the DE BOC multipath envelope broadly follows that of the conventional receiver but does show a small improvement (8.2%) across the whole dataset.

![Graph showing multipath error envelopes](image)

Figure 6-11, Multipath error envelope of a conventional and DE BOC receiver.

\[
\text{BOC(2,1)} \Delta_{BOC} = T_s
\]
BOC tracking with double estimation receiver

6.5 The effect of asymmetry

In contrast to the BJ algorithm, asymmetry in the received signal is not believed to pose a severe problem for the DE BOC receiver. This is because a DE BOC receiver does not rely on peak discrimination and tracks the sub-carrier of the incoming signal independently of the code. The DE BOC receiver has no false-lock conditions because sub-chip offsets are automatically accounted for in the corrected delay estimate. Therefore, asymmetry has no significant effect on the integrity or acquisition performance of the DE BOC receiver.

Figure 6-13 shows an example acquisition of the DE BOC receiver with a distorted signal created by introducing a quarter sub-chip offset between the sub-carrier and the code in the received signal. The received code delay is set to $-1/4$ of a sub-chip. Therefore, the SLL estimate is biased from the correct delay. However, the effect of the sub-carrier is removed from the DLL loop which therefore converges to the correct timing location. The SLL bias can be calibrated and corrected by using the DLL estimate, which is assumed to be correct. The bias in the BJ algorithm can only
be resolved if the receiver has the capability of receiving other signals from the same satellite or through a complex calibration campaign.

![Graph](image)

**Figure 6-13. Example acquisition of the DE BOC receiver with asymmetric correlation, BOC(2,1), C/N₀ = 24dB-Hz, sub-carrier to code offset = Tₛ /4**

The DE BOC receiver can very accurately measure the sub-carrier to code offset, in order to correct for asymmetry in the received signal. This is achieved simply by averaging the difference between SLL and DLL estimates to remove timing jitter. An example of receiver calibration for asymmetric signals is shown in Section 9.2. Although calibration of the receiver tracking bias for the BJ algorithm is possible, it is certainly more complicated to achieve than calibration of the DE BOC receiver. This combined with the risk to BJ receiver integrity proves the DE BOC receiver to be the preferred choice, particularly for BOC transmissions with high ratios of sub-carrier frequency to code rate.

Further detailed work is continuing at SSTL in order to demonstrate the advantages of the DE BOC receiver with the significantly distorted BOC(15,2.5) signal from Giove-A.

### 6.6 Integrity of the DE BOC receiver

The DE BOC receiver provides two independent estimates of the incoming signal delay. These estimates can be used to improve the integrity of the receiver's tracking. This is of particular interest in the use of BOC receivers for safety critical applications.
applications, where an incorrect tracking state due to a signal dropout or slip in BOC receiver tracking could have catastrophic results.

The receiver estimated signal to noise ratio is used to indicate when a receiver has lost lock on the incoming signal. An example of a signal drop out from an SNR of 15dB is shown in Figure 6-14. The raw SNR values are filtered in the receiver to avoid dropping the signal while tracking in weak signal conditions. This example uses the SSTL SGR receiver’s SNR filter and loss of lock threshold (3dB). The receiver declares loss of lock almost half a second after the actual dropout has occurred due to the effect of the SNR filtering.

A slip to an incorrect BOC tracking state cannot be reliably detected using the change in the receiver estimated SNR. This is because the difference in peak amplitude from the central BOC peak to its adjacent peak can be as small as 0.75 dB for a BOC(6×f_c,f_c) modulation. This small variation in SNR takes a significant amount of filtering resulting in a long time to detect an invalid tracking state. In addition, a 0.75 dB variation in SNR could easily occur through variations the receiver environment, multipath or antenna pattern under dynamics.

Figure 6-15 provides an illustration of SNR estimation of a single sub-chip slip after a 100ms signal outage. After the outage the receiver locks onto an invalid timing location with only a small SNR difference (0.75 dB).
The BJ algorithm provides a method by which a receiver can detect a false tracking condition. However, the relative peak values also require a significant amount of filtering in order to make a correct decision in the presence of noise. As shown in Chapter 5.4 the BJ algorithm takes 303 ms to detect a slip in tracking for a BOC(2xf_c, f_c) modulation and 810 ms for a BOC(6xf_c, f_c) modulation. Hence, BOC receivers using the BJ algorithm can be in a false lock condition for a significant amount of time before it can detect it.

False lock in a BOC receiver causes significant errors in the receiver’s position estimate. For example when attempting to receive a BOC(15, 2.5) modulated signal, false lock conditions can cause errors ranging from a minimum of 10 m to greater than 100 m in the worse case. Therefore, the BJ algorithm is essentially an *aposteriori* test because it must maintain a false condition for an amount of time before detection and potential correction of invalid tracking is possible. In our opinion the BJ algorithm is therefore unsafe for safety critical applications where the integrity of the receiver’s tracking is of vital importance.

The existence of two estimates of the received signal delay present in the DE BOC receiver solves the problem of integrity in a BOC receiver. There are no false lock or invalid tracking states when operating the DE BOC receiver. The SLL settles to
integer sub-chip offsets from the correct, valid delay estimate. The delay estimate derived from the DLL allows correction of the SLL delay estimate wherever the SLL has settled to. Therefore, the DE BOC receiver corrected delay estimate, $\hat{f}^*$ is instantaneously corrected for tracking slips of integer sub-chips and the integrity of the receiver is never compromised.

6.7 Hardware requirements of the DE BOC receiver

The simplicity of the DE BOC receiver architecture provides an attractive choice of the GNSS receiver designer. The DE BOC receiver provides correlator architecture compatible with the leading unambiguous BOC search technique with no changes required to the receiver hardware. By locking the sub-carrier delay estimate $\hat{f}$ to the code estimate $\hat{f}$ during search (i.e. aligned code and sub-carrier) the preferred SCC search technique can be implemented (see Section 5.3). All other proposed BOC tracking techniques will require additional hardware resources to become compatible with the SCC BOC search technique.

The correlator hardware required for the leading BOC tracking techniques are shown in Table 6-5. The DE BOC receiver and BJ algorithm are both considerably more efficient with a receiver's hardware resource. The DE receiver uses two additional multipliers and an additional local oscillator when compared to the BJ algorithm. However, the additional multipliers are one-bit and therefore the limiting factor in designs will be the number of storage elements used (integrators). The DE receiver uses two less integrators per channel than the BJ algorithm and hence provides the most efficient use of hardware. An example of hardware resource utilization in a prototype DE BOC receiver is given in Section 8.4.
Table 6-5, Hardware requirements of BOC tracking techniques

<table>
<thead>
<tr>
<th>Receiver type</th>
<th>Multipliers</th>
<th>Integrators</th>
<th>Local oscillators</th>
<th>Low pass filters</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSB</td>
<td>2xCARRIER, 4xCODE</td>
<td>4</td>
<td>1xCARRIER, 1xCODE</td>
<td>2</td>
</tr>
<tr>
<td>MGD (N=4)</td>
<td>2xCARRIER, 18xCODE</td>
<td>18</td>
<td>1xCARRIER, 1xCODE</td>
<td>0</td>
</tr>
<tr>
<td>BJ</td>
<td>2xCARRIER, 8xCODE</td>
<td>8</td>
<td>1xCARRIER, 1xCODE</td>
<td>0</td>
</tr>
<tr>
<td>DE</td>
<td>2xCARRIER, 4xSUB-CARRIER, 6xCODE</td>
<td>6</td>
<td>1xCARRIER, 1xSUB-CARRIER, 1xCODE</td>
<td>0</td>
</tr>
</tbody>
</table>

6.8 Summary of the advantages of a DE BOC receiver

As detailed in this chapter the concept of independently tracking the incoming sub-carrier and code provides a number of performance advantages over the BOC tracking schemes given in the literature. These advantages can be summarized as follows.

- Rapid, smooth and reliable acquisition performance – The DE BOC receiver completely removes the BOC ambiguity providing rapid acquisition equivalent to that of a PSK receiver.
- Precise timing jitter – Combining independent delay estimates from its SLL and DLL the DE BOC receiver provides unambiguous BOC tracking with precision equivalent to tracking using traditional early-late gates. In [Bello and Fante 2005] the BJ algorithm [Fine and Wilson 1999] is shown to be the only other BOC tracking technique which results in no degradation of tracking jitter from early-late gates.
- No integrity issues – The DE BOC receiver provides unambiguous BOC tracking without relying on a peak detection (BJ algorithm) which requires careful threshold tuning. This provides a more robust design which can easily be corrected for distortions (asymmetry) in the transmitted signal.
- Automatic slip correction – The DE BOC receiver maintains a valid delay estimate for any sub-chip offset within the correlation interval. This removes the risk of maintaining a false-lock condition for a significant period before correction.
> Lowest hardware utilization – The DE BOC receiver provides the most efficient use of hardware resources compared to other unambiguous BOC tracking techniques.
7 GNSS signal generators and the Giove-A satellite

In this chapter we discuss hardware implementations of GNSS signal generators. The mission and payload of the Giove-A satellite is summarised with emphasis given to the SSTL built Galileo signal generator that this research has contributed towards. The design of a prototype IF GNSS signal generator is then detailed. Stemming from the original SSTL design, this signal generator has the added capability of synthesizing additive noise to the IF signal. These signal generators will be used to demonstrate and evaluate receiver performance in Chapter 9. The receiver testing using the Galileo signals from the Giove-A satellite is described in Chapter 10.

7.1 The Giove-A mission and payload

On the 11 July 2003 SSTL was awarded a 28 million euro contract to construct the first Galileo test-bed satellite Giove-A. The Giove-A satellite was successfully launched on the 28th of December 2005 from the Baikonur Cosmodrome in Kazakhstan, via a Starcom Soyuz-Fregat rocket (see Figure 7-1). Giove-A is the first SSTL mission outside low earth orbit (LEO) and was placed in a high-radiation environment at 24,000 km altitude with a 14-hour orbit. The satellite weighs in at 660 kg is 3-axis stabilisation and dimensions of 1.3 m (height) x 1.8 m (width) x 1.65 m (depth). Two sun-tracking solar arrays each 1.74 m long provide 700 Watts of electrical power to the payload.

The primary mission objectives of Giove-A were to secure the Galileo frequency filings and validate key technologies for the final Galileo constellation. The satellite carries an environmental payload to measure the radiation and spacecraft charging experienced in the Galileo orbit. Also on-board is a experimental GPS receiver manufactured by SSTL to demonstrate operation outside the GPS constellation.
The payload of the Giove-A satellite is shown in Figure 7-2. The primary payload is a fully space qualified signal generator commissioned by ESA. Driven by one of two rubidium atomic clocks this payload is capable of producing representative Galileo signals in three frequency bands (E1, E5, E6) although only two bands may be transmitted at any particular time. The space-qualified units were sourced by ESA and are referred to as ‘customer furnished items’ (CFI). In order to remove the schedule risk of the CFI Galileo signal generator, SSTL supplied a backup Galileo signal generator based on commercial-of-the-self (COTS) components. This development consists of the navigational message generation unit (NMGU) and the modulator, frequency generator and up-converter unit (MFUU). Both units are driven by a 10.23MHz reference derived from the atomic clocks.

The NMGU controls the synchronised start of signal transmission with Galileo time and provides the navigational message data for all signals being transmitted. The MFUU generates representative Galileo spreading codes and sub-carrier modulations (BOC) synchronised with the incoming navigational data and up-converts the signal to RF. The MFUU is capable of producing representative Galileo signals in three frequency bands (E1, E5, E6), although only two bands may be transmitted at any particular time.
The MFUU consists of a modulator and two up-converter units, shown in Figure 7-3. The modulator consists of a single radiation tolerant Actel RT54SX72S field programmable gate array (FPGA) and two Analog Devices AD9755 digital-to-analog converters (DAC), which were radiation tested. The Galileo signal at the DAC output is centred at an Intermediate Frequency (IF) of 61.38 MHz, which is then up-converted and filtered to its respective signal bandwidth.
The combination of an FPGA and the AD9755 was suggested by Spirent Communications, a leading supplier of GNSS signal simulations. The AD9755 has two input ports and alternately samples each port converting its value to an analogue current. If the sampling rate of the DAC is set to 4 times the desired signal IF, then the time difference between alternating samples is equivalent to 90° at the IF. Therefore, the in-phase (I) and quadrature (Q) modulation of the carrier can be achieved by feeding to the DAC synchronised but unique code sequences each modulated with an in-phase IF carrier.

The modulation concept is simple and provides an elegant solution for GNSS signal generators. Let there be an analogue waveform

\[ u(t) = A \cos(\omega_0 t + \theta) \]  

or

\[ u(t) = A \cos(2\pi\omega_0 t + \theta) \]

which is then sampled at a rate \( f_s = 4f_0 \) (carrier frequency). Without loss of generality we write the corresponding data sequence from \( t = 0 \)

\[ u[k] = u(t_k) = A \cos(2\pi\omega_0 t_k + \theta) = A \cos\left(\frac{k\pi}{2} + \theta\right) \]

If we look at the even numbered samples then

\( u[0], u[2], u[4], \ldots = +A\cos(\theta), -A\cos(\theta), +A\cos(\theta), \ldots \)

while odd numbered samples are

\( u[1], u[3], u[5], \ldots = -A\sin(\theta), +A\sin(\theta), -A\sin(\theta), \ldots \)

Even numbered samples can be identified as sign-alternating samples of an I-channel modulation. Odd numbered samples can be identified as sign-alternating samples of a Q-channel modulation.
We create a parallel input stream with a sampling rate in each of \( f_s = 122.76 \) MHz, so that

\[
\begin{align*}
    u[2k] &= (-1)^k m_1[k] \\
    u[2k + 1] &= -(-1)^k m_Q[k]
\end{align*}
\]

which gives us a sequence

\[+m_1[0], -m_Q[0], -m_1[1], +m_Q[1], +m_1[2], -m_Q[2], -m_1[3], +m_Q[3], +m_1[4], \ldots\]

Spectrally and with \( f_o = 61.38 \) MHz then output sampling rate \( f_{so} = 245.52 \) MHz of the DAC supports a spectrum from dc to the Nyquist frequency \( f_{no} = 122.76 \) MHz.

Figure 7-4 shows a depiction of a BOC modulation being applied in I, and a PSK modulation in Q.

The input sampling rate in either channel \( f_{si} = 122.76 \) MHz supports a low pass bandwidth up to an input Nyquist rate \( f_{ni} = 61.38 \) MHz.

A diagram of the code generation and IF modulation architecture of the MFUU is shown in Figure 7-5. In this case, the IF is 61.38 MHz and 122.76 MHz is fed to the
GNSS signal generators and the Giove-A satellite

DAC, which is internally doubled to the desired sampling rate of 245.52 MHz. The
great benefit of this scheme is of practical implementation. Creating I and Q
components digitally within the FPGA would require clocking the FPGA at
245.52 MHz, which is impractical even with the fastest FPGA architectures.
However, the AD9755 supports sampling rates up to 300 MHz and faster DACs are
available. Using the DAC to introduce the I/Q modulation reduces the required
FPGA clocking frequency by a factor of 2. Fine amplitude control of the signal is
achieved through adjusting the 8-bit level passed to the DAC. Even greater amplitude
control could be achieved if necessary as the AD9755 supports up to 14-bits of input
precision.

![Figure 7-5, Simplified MFUU modulation architecture](image)

The MFUU combines two Galileo navigation signals in a simple QPSK modulation,
which can be represented as follows.

\[
S_{\text{gpsk}}(t) = P_i \times c_i(t) \times d_i(t) \times \cos(\omega_c t) + P_q \times c_q(t) \times d_q(t) \times \sin(\omega_c t)
\]

7-5

\(P_i\) and \(P_q\) are the in-phase and quadrature signal powers respectively, \(d(t)\) is the
navigational data applied to the signal and \(\omega_c\) is the L-band carrier frequency. If
\(a(t)\) is the PRN coding sequence then

\[c(t) = a(t) \times \text{sgn} \left( \sin(2\pi f_s t) \right)\]

7-6

for a BOC modulated signal with sub-carrier frequency \(f_s\) and
for PSK modulated signals. A spectrum analyser of the plot of the MFUU Galileo E1 BOC(15, 2.5) signal is shown in Figure 7-6. The Galileo signals generated by the SSTL signal chain were verified and tested in the laboratory and in-orbit using the Septentrio Galileo experimental test receiver (GETR) [De Wilde et al 2004] [Rooney et al 2007].

Figure 7-6, Spectrum analyser plot of the Galileo BOC(15, 2.5) -cosine signal from the MFUU

The MFUU on Giove-A will produce only QPSK signals and is based on Actel anti-fuse FPGAs, which are one-time programmable. However, this architecture is capable of producing all Galileo signals currently specified and representative GPS signals for receiver testing. Therefore, a more flexible IF signal generator based around a re-programmable FPGA has been subsequently produced for this research. This IF signal generator (see Figure 7-7), reuses the modulation technique implemented in the MFUU and can combine GNSS signals using QPSK, interplex or AltBOC modulations as desired for receiver testing.
GNSS signal generators and the Giove-A satellite

Figure 7-7, Bench IF signal generator

An equivalent to the interplex modulation also called modified hexaphase [Ries et al 2002] intended for Galileo [ESA and GJU 2006], can be produced by the coherent adaptive subcarrier modulation (CASM) technique [Dafesh et al 2000]. Equation 7–5 shows a representation of the combination of two signals on a single carrier. Interplex modulation introduces a third signal, $\theta$ in the form of a phase modulation as follows [Dafesh et al 1999].

$$S_{\text{INT}}(t) = P_1 \times c_1(t) \times \cos(\omega t + \theta(t)) - P_0 \times c_2(t) \times \sin(\omega t + \theta(t))$$

$$= \left[ P_1 \times c_1(t) \times \cos(\theta(t)) - P_0 \times c_2(t) \times \sin(\theta(t)) \right] \cos(\omega t)$$

$$- \left[ P_1 \times c_1(t) \times \sin(\theta(t)) + P_0 \times c_2(t) \times \cos(\theta(t)) \right] \sin(\omega t)$$

If $\theta(t)$ is another switching type signal written as

$$\theta(t) = m \times c_2(t) \times c_1(t)$$

where $m$ is the modulation index, which determines the relative distribution of the transmitter power between the signals and $c(t) \in (+1,-1)$. The resulting modulation is equivalent to interplex modulation and can be written as follows.
GNSS signal generators and the Gow-A satellite

\[ S_{\text{int}}(t) = \left[ P_1 \times c_1(t) \times \cos(m) \right] \cos(\omega t) + \left[ P_2 \times c_2(t) \times \cos(m) \right] \sin(\omega t) \]

The combination of all three PRN code sequence in the quadrature arm is called the inter-modulated product (IMP). It is generally the aim of the designer to minimise the power contribution of the IMP as most receivers will not process this combination. The relative power levels of the interplex modulated GPS and Galileo signals are shown in Table 7-1.

### Table 7-1, Relative signal powers of interplex modulated GNSS signals

| PRN code sequence | Equivalent Galileo E1 or E6 signal | Equivalent GPS L1 or L2 signal | Relative signal powers
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>(c_1)</td>
<td>A</td>
<td>C/A or L2(C)</td>
<td>22.2%</td>
</tr>
<tr>
<td>(c_2)</td>
<td>B</td>
<td>P(Y)</td>
<td>44.4%</td>
</tr>
<tr>
<td>(c_3)</td>
<td>C</td>
<td>M</td>
<td>22.2%</td>
</tr>
<tr>
<td>(c_1 \times c_2 \times c_3)</td>
<td>-</td>
<td>-</td>
<td>11.1%</td>
</tr>
</tbody>
</table>

With regard to signal generation, the interplex modulation can be achieved simply by adjusting the I and Q levels of the DAC for each of the 8 possible states of the three input signals in accordance with the chosen modulation index. Table 7-2 shows the mapping of input signal state to 8-bit (0 to 255) DAC amplitude levels for GPS and Galileo signals. In this representation the value of 127 should be regarded as the zero point. The I/Q plots of GPS and Galileo signal generated as a result of interplex modulation are shown in Figure 7-8 and Figure 7-9 respectively. It can be seen that the IMP controls the amplitude of the quadrature contribution in order to maintain constant envelope signal.
Table 7-2 Example DAC amplitude mapping for interplex modulated GNSS signals

<table>
<thead>
<tr>
<th>Signal state</th>
<th>DAC input level</th>
<th>Galileo E1 and E6 ( (m = 0.6155) )</th>
<th>GPS ( (m = 0.66) )</th>
</tr>
</thead>
<tbody>
<tr>
<td>( c_1 )</td>
<td>( c_2 )</td>
<td>( c_3 )</td>
<td>( c_1 \times c_2 \times c_3 )</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>-1</td>
<td>-1</td>
</tr>
<tr>
<td>1</td>
<td>-1</td>
<td>1</td>
<td>-1</td>
</tr>
<tr>
<td>-1</td>
<td>1</td>
<td>-1</td>
<td>1</td>
</tr>
<tr>
<td>-1</td>
<td>1</td>
<td>1</td>
<td>-1</td>
</tr>
<tr>
<td>-1</td>
<td>-1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>-1</td>
<td>-1</td>
<td>-1</td>
<td>1</td>
</tr>
</tbody>
</table>

\( c_1(t) = +1, c_2(t) = c_3(t) \)

\( c_1(t) = +1, c_2(t) = -1, c_3(t) = +1 \)

\( c_1(t) = -1, c_2(t) = -1, c_3(t) = +1 \)

\( c_1(t) = -1, c_2(t) = -1, c_3(t) = 0 \)

\( c_1(t) = -1, c_2(t) = c_3(t) \)

Figure 7-8, I Q plots for Galileo interplex modulated signals \( (m = 0.6155) \)
The advantage of interplex modulation is that it is in theory a constant envelope modulation. This is important because it allows a single high power amplifier to be implemented in the transmitting satellite, removing the need for inefficient combining of separate stages [Dafesh et al 2000]. Constant envelope signals also act to mitigate the non-linear effects of high power amplifiers, such as spectral re-growth. Therefore, despite the power lost in the IMP, interplex claims to provide a very efficient method to combine three PRN code signals onto a single carrier. Figure 7-10 shows the result of interplexing two BOC(1,1) signals (data and pilot) with a third BOC(10,5) signal, using the modulation index, $m = 0.825$. 

![Figure 7-9, I Q plots for GPS interplex modulated signals ($m = 0.66$)](image)
The AltBOC modulation will be used by future Galileo satellites to combine four PRN code signals onto a single carrier in the Galileo E5 band. The AltBOC modulation can be written as follows.

\[
S_{\text{AltBOC}}(t) = P_A x [c_1(t) + c_2(t)] x s(t) x \cos(\omega t) \\
+ P_A x [c_1(t) - c_2(t)] x \sin(\omega t) \\
+ P_n x [c_3(t) + c_4(t)] x \cos(\omega t) \\
- P_n x [c_3(t) - c_4(t)] x \sin(\omega t)
\]  

\( s(t) \) is an in-phase square wave sub-carrier and \( \tilde{s}(t) \) is orthogonal square wave sub-carrier. The four PRN code sequences have 16 possible combinations, which are used to control the phase of the sub-carrier waveform. This is accomplished by producing 8 phase-shifted versions of the sub-carrier waveform, where the state of the PRN sequences determines which is modulated onto the carrier. For implementation in hardware, it is simpler to view the AltBOC as an 8-PSK modulation as follows.

\[
S_{\text{AltBOC}}(t) = \text{sgn}\left[ \sin\left(\frac{2\pi t}{T_s} + \theta_\lambda\right) \right] \cos(\theta) \cos(\omega t) + \text{sgn}\left[ \sin\left(\frac{2\pi t}{T_s} + \theta_\phi\right) \right] \sin(\theta) \sin(\omega t)
\]
\( \theta_A \in \left\{ 0, \frac{\pi}{4}, \frac{\pi}{2}, \frac{3\pi}{4} \right\}, \theta_n \in \left\{ 0 \pm \frac{\pi}{4}, \pm \frac{\pi}{2}, \pm \frac{3\pi}{4} \right\} \) and \( T_s \) is the sub-carrier period. \( \theta_A \) defines the timing of 180° phase reversals of the carrier and \( \theta_n \) chooses the pair of opposite phase points which are hopped between during the chipping interval. \( \theta_A \) and \( \theta_n \) are set by the 16 possible states of the input sequences using a look-up table, shown in [Kaplan and Hegarty 2006]. Again, this can be achieved in hardware simply by adjusting the I and Q levels of the DAC for each of the 16 possible states of the four input signals and the transitions of the sub-carrier (see Appendix I). A spectrum analyser plot of an AltBOC(15,10) signal is shown in Figure 7-11.

![Spectrum analyser plot of an AltBOC(15,10) signal](image)

**Figure 7-11, AltBOC(15,10) IF signal**

7.2 Digital noise synthesis

In order to enable receiver performance testing in various noise conditions we synthesise additive noise digitally in the IF signal generator. Dr MS Hodgart provided the statistical principles required to precisely control the carrier to noise density \( \frac{C}{N_0} \) of the source. A representation of the digital noise synthesis implemented in the IF signal generator is shown in Figure 7-12.
The representations shown in Figure 7-12 are continuous in time. However, in the digital FPGA architecture the signal is necessarily discretized in steps, \( k \). We add an integer noise sequence \( v[k] \) with known quasi-Gaussian distribution before multiplication with the IF carrier. The quasi-Gaussian integer noise sequence is created by addition of random numbers generated using a multiplicative congruential random number generator developed first in [Lehmer 1951]. Lehmer's algorithm is generally considered the benchmark for random number generation satisfying virtually all tests of statistical randomness [Park and Miller 1988]. This elegantly simple algorithm can be implemented to generate random numbers \( z[k] \) as follows.

\[
    z[k+1] = \text{mod}(r \times z[k], q)
\]

\( q \) is called the modulus and is a large prime integer, the multiplier \( r \) is an integer in the range \( 2 \leq r \leq q - 1 \). The operation \( \text{mod}(x, q) \) means the remainder after division of \( x \) by \( q \). The designer must also set an initial value or seed \( z[0] \) in the range \( 1 \leq z[0] \leq q - 1 \). We choose \( r = 7^5 = 16807 \), \( q = 2^{31} - 1 \) and a seed \( z[0] = 1 \) as recommended values used in [Park and Miller 1988] and adopted by the well-known mathematical software Matlab. Figure 7-13 shows a histogram of 50,000 normalised random numbers generated by Equation 7-13.
A quasi-Gaussian distribution is generated in the IF signal generator by a pipelined addition of eight random numbers as follows.

$$V[k] = \sum_{i=0}^{7} n[k-i]$$  \hfill (7-14)

Figure 7-14 shows a histogram of the quasi-Gaussian distribution derived from Modelsim simulation of the IF signal generator VHDL code. The distribution has a mean of $\mu = 128$ (zero for an 8-bit DAC) and a standard deviation of $\sigma = 24.292$.
We define a DAC sampling rate to code rate ratio, $K_{sc} = \frac{f_{DMC}}{f_c}$ and a noise decimation factor $K_n = \frac{f_{DAC}}{f_n}$, where $f_n$ is the noise update rate. The PRN code sequence with added noise can then be written as follows.

$$f[k] = e[k/K_{sc}] + v[k/K_n]$$

7-15

Where the notation $[\ ]$ denotes an 'integer' or 'floor' to a real number. The result of modulating with a bipolar $(\pm 1)$ IF carrier running at half the DAC sampling rate can then be written as follows.

$$g[k] = f[k] \times (-1)^k$$

7-16

Theory presented by Dr MS Hodgart (see Appendix F) derives an effective carrier to noise density for the digital noise synthesis as follows.

$$\frac{C}{N_0} = \frac{2 \times A^2 \times f_n}{\sigma_n^2}$$

7-17

$$= \frac{2 \times A^2 \times f_{DMC}}{K_n \times \sigma_n^2}$$

where $\sigma_n$ is the r.m.s. value of the synthesised noise $A$ is the amplitude level given to the PRN code sequence, either $+A$ or $-A$.

Figure 7-15 shows a spectrum analyser plot of a BOC(1,1) signal produced by the IF signal generator with the digital noise generator switched off. The IF signal has a centre frequency of 20.46 MHz. Figure 7-16 shows a spectrum analyser plot of a BOC(1,1) signal produced by the IF signal generator with the digital noise switched on. We choose a noise update rate of 1.023 MHz, $A = 1$, $\sigma_n = 24.292$ and $f_{DMC} = 81.84$ MHz, which equates to a carrier to noise density of 38.4 dB-Hz.
Receiver performance testing using the IF signal generator across various carrier to noise levels is shown in Chapter 9.2.

This chapter has detailed the implementation of GNSS signal generators in hardware. The design of the SSTL MFUU Galileo signal generator was outlined and its extension to a prototype IF signal generator used in this research. The modulation techniques and representations of current and future GNSS signals are detailed with implementation examples. Also, the principles of digital noise synthesis for bench testing of GNSS receivers are given with application to the IF signal generator.
8 The SGR receivers and the PIF receiver

This chapter provides a detailed overview of SSTL’s existing receiver designs and identifies specific areas of improvement that this project has contributed towards. It is necessary to understand the detailed low-level hardware functions of existing GNSS space receivers, such as the SSTL receivers in order to address the impact of the future GNSS signals and enhancements on the receiver. The design of an experimental Prototype Intermediate Frequency (PIF) receiver is detailed. The PIF receiver provides a development platform for evaluating acquisition and tracking approaches to the new generation of GNSS signals. The choice of components for the receiver and the rationale behind them is discussed. Details are also given on the frequency plan and sampling scheme for the receiver. Finally, a full description of the inner workings of the receiver’s correlator and processor are given with an emphasis on the adaptations required for future GNSS signals. The PIF receiver provides a demonstration of the DE BOC tracking technique and details on the receiver processes required for implementation of this technique are given.

8.1 The SSTL receiver hardware

SSTL produces and supplies a wide range of Space GNSS Receivers (SGRs). These receivers are primarily used for their position, velocity and time (PVT) information, enabling orbit determination for the parent spacecraft. In recent years the receivers have been used to demonstrate novel applications of GNSS in space, such as GNSS attitude determination and ocean reflectometry.

Table 8-1 summarizes the SGR range of receivers and highlights the key features of individual models.
The SGRs are based on a chipset from Zarlink semiconductors [Zarlink 1999] and comprise of an RF front-end, an ASIC correlator and an ARM processor. A block diagram of the key components of the SGR is shown in Figure 8-1. The RF signal is received through the use of a Right-Hand Circularly Polarised (RHCP) antenna and fed directly into a Low Noise Amplifier (LNA), which effectively sets the noise floor for the receiver. This is the most critical amplification stage, because at this point the signal is below the thermal noise floor and any noise is amplified along with the signal of interest. Therefore, it is important that the noise figure of the LNA is as small as possible (≤ 3 dB) while providing enough gain to raise the signal above the thermal noise level (20-30 dB). The LNA also provides filtering to protect against saturation from transmitters at other frequencies.

### Table 8-1, SGR receiver models

<table>
<thead>
<tr>
<th>Receiver</th>
<th>Channels</th>
<th>Antennas</th>
<th>Mass (g)</th>
<th>Power consumption (W)</th>
<th>Key features / applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>SGR-05</td>
<td>12</td>
<td>1</td>
<td>20</td>
<td>0.8</td>
<td>Miniaturised receiver suitable for nano-satellites</td>
</tr>
<tr>
<td>SGR-10</td>
<td>24</td>
<td>2</td>
<td>1050</td>
<td>5.3</td>
<td>Established space receiver with considerable heritage. Enhanced version used for GNSS ocean reflectometry</td>
</tr>
<tr>
<td>SGR-20</td>
<td>24</td>
<td>4</td>
<td>1150</td>
<td>6.3</td>
<td>Enabled for 3-axis attitude determination</td>
</tr>
<tr>
<td>SGR-GEO</td>
<td>24</td>
<td>1 or 2</td>
<td>2500</td>
<td>5.0</td>
<td>Suitable for GEO and GTO applications</td>
</tr>
</tbody>
</table>

The SGR receivers and the PIF receiver
The SGR receivers and the PIF receiver

The GP2015 chip converts the GPS L1 signals (1575.42 MHz) to 4.309 MHz in three down-conversion stages, filtering at each stage resulting in an IF bandwidth (1 dB) of 1.9 MHz. The GP2015 then samples the signal at a rate of 5.714 MHz, which translates an image of the negative frequency to 1.405 MHz, as depicted in Figure 8-2. All mixing frequencies and the sampling frequency are derived from a 10 MHz Temperature Controlled Crystal Oscillator (TCXO).

The signal is quantised to a 2-bit representation with the mapping shown in Table 8-2. The IF signal is used to control the Automatic Gain Control (AGC) loop, which sets the magnitude bit to be high 30% of the time and set the SIGN bit high approximately 50% of the time. The AGC loop is necessary to account for varying amplifier gains and any cable losses. The time constant of the AGC loop is controlled via an external capacitor to the GP2015. This time constant must be considerably less than the
settling time of the receiver's tracking loops in order to track variations in power level without compromising the receiver operation.

<table>
<thead>
<tr>
<th>Signal level</th>
<th>Bit 0 (SIGN)</th>
<th>Bit 1 (MAG)</th>
<th>Percent in state (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>-3</td>
<td>0</td>
<td>1</td>
<td>15</td>
</tr>
<tr>
<td>-1</td>
<td>0</td>
<td>0</td>
<td>35</td>
</tr>
<tr>
<td>+1</td>
<td>1</td>
<td>0</td>
<td>35</td>
</tr>
<tr>
<td>+3</td>
<td>1</td>
<td>1</td>
<td>15</td>
</tr>
</tbody>
</table>

In the absence of Continuous Wave (CW) interference the distributions across the four digital levels given in Table 8-2 are held to within ±1% across a temperature range of -50°C to 110°C. However, in the presence of moderate CW interferers this is degraded to ±10% [Zarlink 1999]. Figure 8-3 shows a histogram of an example distribution of sampled bits from the GP2015.

![Histogram of sampled signals from the GP2015](image)

The 2-bit quantised signal is fed to the GP2021 correlator, which is a dedicated 12-channel GPS L1 C/A code correlator ASIC, shown in Figure 8-4. SGRs with 24 channels effectively combine two GP2021 chips interfaced with a single processor. The GP2021 has a bus interface, an address decoder and a number of status registers to allow debugging of the correlator. The time-base generator produces two important interrupt signals, which are used to ensure correct receiver operation. The
The SGR receivers and the PIF receiver

first is a fast rate (<1 ms) interrupt for the accumulators (ACCUM_INT), this is necessary to ensure that the essential information required for tracking the incoming signal is read by the processor at least once every integration period. The second signal is the measurement interrupt (MEAS_INT), which allows the processor to read the raw measurement data. This interrupt is necessarily synchronized with the local oscillator to provide measurement data for the navigation solution. Both these interrupts are derived from and synchronized with the sampling frequency of 5.714 MHz.

The incoming signal is latched and fed to the tracking modules, shown in Figure 8-5. Here, locally generated replicas of the carrier and code are multiplied onto the signal and the result is applied to the accumulator every sample period. At the end of the integration period the result is latched onto a register to be read by the microprocessor before the next dump. The carrier and code signals are driven by Digitally Controlled Oscillators (DCO), which can be updated instantaneously or at the start of each integration period. The tracking module has two modes, acquisition and tracking. As shown in Figure 8-5 these four results are equivalent to the correlation results derived for PSK in Equation 5-7 when the correlator is in tracking mode. In acquisition mode the tracking modules produce in-phase and quadrature correlation for a code sequence $\frac{1}{2}$ a chip earlier than the prompt code as in Equation 5-21.

![Figure 8-4, GP2021 block diagram [Zarlink 2001]](image-url)
The processor uses the interrupt signals produced by the GP2021 to ensure timely access to the correlation results and measurement data. Figure 8-6 depicts the interrupt driven task structure of the SGR processor. The initialisation involves setting up the software and starting the correlator channels running. After initialisation the software enables the software interrupts. The fast-rate tracking task reads the accumulator values, estimates the navigational data state and updates all three loops with new estimates of carrier and code phase. The lower-rate measurement task provides the detailed measurements required to form the navigation solution such as reading the carrier, and code DCO values and the necessary counters in the correlator. Under these essential tasks priority can be given to the various navigational tasks. The two low level tasks encompass the basic acquisition and tracking functions of the receiver and therefore are the tasks of interest for this research. Knowledge of the low-level processor tasks and correlator architecture is necessary in order to appreciate the receiver enhancements required by the future GNSS signals.
8.2 SGR acquisition and tracking loops

The implementation of PSK acquisition and tracking loops in the SGR gives us a basis on which to build and expand to realise the potential of the future GNSS signals. Therefore, in this section a detailed review of SGR's acquisition and tracking loops is given, from which we form the basis for the PIF receiver.

In order to judge whether a signal is present or absent the theoretical noise floor of the receiver must be calculated. While tracking is achieved this value can also be used to estimate the signal to noise ratio of the received signals. The theoretical noise floor of the receiver can be determined from statistical analysis of the correlation outputs with only thermal noise present at the receiver input. Table 8-3 shows the mean square accumulation values taken over one IF carrier cycle.
The SGR receivers and the PIF receiver

Table 8-3, Mean square accumulation values over one carrier cycle

<table>
<thead>
<tr>
<th>Input signal from ADC</th>
<th>Result of sine carrier DCO mixing over one cycle</th>
<th>Mean square</th>
</tr>
</thead>
<tbody>
<tr>
<td>+3</td>
<td>3 6 6 3 -3 -6 -6 -3</td>
<td>22.5</td>
</tr>
<tr>
<td>+1</td>
<td>1 2 2 1 -1 -2 -2 -1</td>
<td>2.5</td>
</tr>
<tr>
<td>-1</td>
<td>-1 -2 -2 -1 2 2 2 1</td>
<td>2.5</td>
</tr>
<tr>
<td>-3</td>
<td>-3 -6 -6 -3 3 6 6 3</td>
<td>22.5</td>
</tr>
</tbody>
</table>

Combining the mean square accumulation values from Table 8-3, with the statistical distribution of the input signal from Table 8-2, results in the following theoretical noise floor value for one accumulation period $T$.

$$N_{\text{SGR}} = 2 \times (0.3 \times 22.5 + 0.7 \times 2.5) \times f_i \times T = 97,142$$

The factor of 2 accounts for the combination of two accumulation values ($w_H$ and $w_Q$) that are used to determine the signal power, both of which contribute to the theoretical noise floor of the receiver. Figure 8-7 shows the noise floor of the SGR receiver with no signal present, the mean square of the I/Q points agrees strongly with the derived theoretical noise floor.

![Figure 8-7, SGR noise floor with no signal present](image)

The SGR uses a traditional time-domain search across two dimensions: code delay and carrier Doppler. The code search is performed by programming the code DCO to
run slightly faster than the predicted rate (0.8 chip per msec), allowing the received and replica codes to slide past each other with time. The presence or absence of a signal is determined by through the correlation power given by

\[ w_{SSGR} = w_H^2 + w_Q^2 + w_E^2 + w_{OE}^2 \]  

The SGR sums the correlation power of two identical PRN codes, one a \( \frac{1}{2} \) chip earlier than the other. This allows a search rate of 0.8 chips per msec with a minimum correlation gain of only -0.7 dB from the peak value.

Signal presence in the SGR is declared if the correlation power is greater than a threshold, which is nominally set to twice the receiver’s theoretical noise floor. The carrier is searched in 500 Hz frequency bins. This corresponds to a minimum correlation gain of -4 dB compared to the peak.

The SGR tracking loops were originally based on the Mitel GPS Architect software, which was designed for the ARM60 processor. The Architect code uses a 2nd order FLL with the cross-product frequency discriminator described in Equation 5-14. In order to enable precise delta pseudorange, integrated Doppler measurements and applications such as attitude determination through GNSS a PLL is required. In 1999 the SGR was adapted to use a FLL/PLL combination to acquire and track GPS in
satellite orbits although it retains the ability to solely use the FLL for more robust applications.

The FLL/PLL combination uses a 1st order frequency discriminator to reduce the carrier frequency error to within the capture range of the PLL. The FLL employs two stages: acquiring the signal with a large loop bandwidth (31.25 Hz) and reducing the frequency error with a narrower loop bandwidth (1 Hz) FLL. The transition is made to the PLL when the estimated frequency error is less than 1 Hz. The SGR FLL uses a four quadrant discriminator which determines a frequency error term by differencing adjacent 1ms observations, assuming no data transitions have occurred. The change between adjacent I and adjacent Q samples can be written as

\[
\Delta I = I_k - I_{k-1} \\
\Delta Q = Q_k - Q_{k-1}
\]

The sign of the current correlations and their magnitudes provide the choice and sign of the error term as follows.

\[
e_m = \begin{cases} 
\Delta Q & \text{for } |I_k| > |Q_k|, I_k > 0 \\
-\Delta Q & \text{for } |I_k| > |Q_k|, I_k \leq 0 \\
\Delta I & \text{for } |I_k| \leq |Q_k|, Q_k > 0 \\
-\Delta I & \text{for } |I_k| \leq |Q_k|, Q_k \leq 0
\end{cases}
\]

A block diagram of a first order FLL is shown in Figure 8-9.

![Figure 8-9, First order FLL](image)
From Figure 8-9 the loop phase estimate can be identified as follows.

\[ \hat{\phi} = \frac{K_{FD} \times K_{DCO}}{s^2 T_i} \times E_\phi \]  

8-5

\( T_i \) is the time constant of the first order loop, \( K_{FD} \) is the gain of the frequency discriminator and \( K_{DCO} \) is the carrier DCO gain. This can also be expressed in terms of phase error \( e_\phi \) as follows.

\[ \hat{\phi} = \frac{s K_{FD} K_{DCO}}{s^2 T_i} \times (\Phi - \hat{\phi}) = \frac{K_{FD} K_{DCO}}{s T_i} \times E_\phi \]  

8-6

In order to convert to the digital domain there is no unique mapping, but a commonly used approximation is [Jordan and Smith 1997]

\[ s = \frac{1}{\Delta (e^{z \Delta} - 1)} = \frac{1}{\Delta (z - 1)} \]  

8-7

where \( \Delta \) is the sampling or update interval of computation

\[ \hat{\Phi} = \frac{K_{FD} K_{DCO} \Delta}{(z - 1)T_i} \times E_\phi \]  

8-8

or

\[ (z - 1)\hat{\Phi} = \frac{K_{FD} K_{DCO} \Delta}{T_i} \times E_\phi \]  

8-9

\[ (1 - z^{-1})\hat{\Phi} = z^{-1} \frac{K_{FD} K_{DCO} \Delta}{T_i} \times E_\phi \]

which allows identification with the theory given in Chapter 5 for the FLL, which gives a digital loop update equation of the form

\[ e_\phi \leftarrow e_\phi + e_\omega \]  

8-10

\[ \hat{\phi} \leftarrow \hat{\phi} + k_i \times e_\phi \]

where

\[ k_i = \frac{K_{FD} K_{DCO} \Delta}{T_i} \]  

8-11
The natural loop frequency $\omega_n$ and loop bandwidth $B_L$ can then be calculated as follows,

$$\omega_n = \frac{K_{FD} \times K_{DCO}}{T_1}, \quad B_L = \frac{\omega_n}{4} \tag{8-12}$$

FLL loop bandwidths of 31.25 Hz and 1 Hz correspond to loop filter values ($T_1$) of 1/8 and 1/256 respectively. The receiver starts with the wide band filter and if carrier lock is declared the narrow band filter is used. The transition between FLL and PLL occurs when the frequency error, $e_\omega$ is estimated to be less than 1 Hz.

The SGR PLL is a 2$^{nd}$ order loop, a block diagram is shown in Figure 8-10.

![Figure 8-10, Second order PLL](image)

The phase estimate of the second order PLL can then be written as follows.

$$\Phi = \frac{K_p K_{DCO}}{s T_1} \times \left( T_2 + \frac{1}{s} \right) \times \left( \Phi - \hat{\Phi} \right) \tag{8-13}$$

$$= \frac{K_p K_{DCO}}{s T_1} \times \left( T_2 + \frac{1}{s} \right) \times E_\theta$$

$T_1$ and $T_2$ are time constants, $K_p$ is the gain of the frequency discriminator and $K_{DCO}$ is the carrier DCO gain. Then converting to the digital domain using the approximation given in Equation 8–7 gives
The SGR receivers and the PIF receiver

\[ \dot{\phi} = \frac{K_\alpha \Delta}{(z-1)T_1} \times \left( T_2 + \frac{\Delta}{z-1} \right) \times E_\phi \]  

or rearranging

\[ (z-1)\dot{\phi} = \frac{K_\alpha \Delta^2}{T_1} f_\phi + \frac{K_\alpha T_2 \Delta}{T_1} E_\phi \]  

\[ (1-z^{-1})\dot{\phi} = z^{-1} \frac{K_\alpha \Delta^2}{T_1} f_\phi + z^{-1} \frac{K_\alpha T_2 \Delta}{T_1} E_\phi \]

where

\[ F_\phi = \frac{E_\phi}{(z-1)} \]

which allows identification with the theory given in Chapter 5 for the FLL, which gives a digital loop update equation of the form

\[ f_\phi \leftarrow f_\phi + e_\phi \]  

\[ \dot{\phi} \leftarrow \dot{\phi} + k_1 \times f_\phi + k_2 \times e_\phi \]

where

\[ k_1 = \frac{K_{FD} K_{DCO} \Delta^2}{T_1} \quad k_2 = \frac{K_{FD} K_{DCO} T_2 \Delta}{T_1} \]

The filter coefficients \( T_1 \) and \( T_2 \) set the natural loop frequency \( \omega_n \), the damping factor \( \xi \) and loop bandwidth \( B_L \) as follows

\[ \omega_n = \sqrt{\frac{K_D \times K_{DCO}}{T_1}} \quad \xi = \frac{T_2 \times \omega_n}{2} \quad B_L = \omega_n \left( \frac{1 + 4 \times \xi^2}{8 \times \xi^2} \right) \]

The designer must consider a trade off at this point between narrowing the loop bandwidth to reduce the thermal noise jitter and widening the loop bandwidth in order to track accelerations. This depends strongly on the dynamic environment the receiver will operate within. Also, in practical systems there is the consideration of computational load, the SGR loop design chooses filter values to the nearest power of 2 to reduce microprocessor burden. The effect of this is to shift the loop parameters away from the desired values. Therefore, if the response parameters of the loop are
critical, floating-point calculations must be performed within high-speed tracking processes.

The maximum rate of change that can cause loss of lock is can be approximated by [Gardener 1979]

\[ \Delta \dot{\phi}_{\text{max}} = \omega_n^2 \]  

8–20

The SGR loops are designed for a maximum acceleration of 60 Hz/s, however the approximation to power of two calculations reduces the maximum to 52.1 Hz/s.

The DLL in the SGR uses the dot product discriminator, which has the following error function (repeat from Equation 5-17).

\[ e_c = w_n \times w_{\phi} + w_{\phi} \times w_{\phi} \]  

8–21

This discriminator is used in a first order loop as described in Equation 8–10. The SGR code DLL has a loop bandwidth of 0.25 Hz. It is only possible for the DLL to be first order and employ such narrow loop bandwidths because the DLL receives Doppler aiding from the carrier loop. The carrier tracks the frequency and/or phase of the incoming signal; this is a second order loop and tracks accelerations in the system. The estimated Doppler frequency of the carrier can then be applied to the DLL, with sufficient scaling to effectively remove the dynamics from the loop and allow first order operations.

The scaling \( K_\phi \) is simply the ratio of the code frequency to the L-band carrier frequency (1.023 MHz / 1575.42 MHz for standard GPS). If the carrier update is \( \dot{\phi} \), then the loop update equation with carrier aiding becomes

\[ \dot{\theta} = \dot{\theta} + k_\phi \times \dot{\phi} + k_c \times e_c \]  

8–22
The SGR receivers and the PIF receiver

where

\[ k_T = \frac{K_{CD} K_{DCO} \Delta \nu}{T_1} \]  

8-23

Where \( T_1 \) is the time constant of the first order loop, \( K_{CD} \) is the gain of the code discriminator and \( K_{DCO} \) is the code DCO gain.

The SGR receiver uses a number of indicators to monitor the quality of the code and carrier tracking. The quality of the code tracking is computed by taking running average of the correlation power. The SGR code lock indicator can be written as

\[ C_{dcl} = C_{dcl} + \left( \frac{w_i^2 + w_{qr}^2}{256} \right) \]  

8-24

The signal to noise ratio can then be estimated by comparing this filtered value to the receiver’s noise floor as follows.

\[ SNR_{SGR} = 10 \times \log \left( \frac{C_{dcl}}{N_{SGR}} \right) \quad (dB - kHz) \]  

8-25

This represents the signal to noise in a 1 kHz bandwidth \((T = 1 \, ms)\), to convert to standard units of carrier to noise in a 1 Hz bandwidth simply use the following translation.

\[ \frac{C}{N_0} = SNR_{SGR} + 10 \times \log \left( \frac{1}{T} \right) \quad (dB - Hz) \]  

8-26

While the receiver is tracking in FLL mode the quality of the carrier frequency tracking is computed by looking at adjacent I and Q samples (assuming no data transition). The SGR carrier lock indicator while running a FLL is given by
The SGR receivers and the PIF receiver

\[ C_{rIF} = C_{rIF} + \left( \frac{w_d \times w_{qI} + w_{qI} \times w_d}{4096} \right) \]

8-27

where \( w_d \) and \( w_{qI} \) are the previous correlation results.

When the receiver is in PLL mode the quality of the carrier phase tracking is computed by subtracting the correlation power in the quadrature channel from the in-phase correlation power. The SGR carrier lock indicator while running a PLL is given by

\[ C_{rIF} = C_{rIF} + \left( \frac{w_d^2 - w_{qI}^2}{4096} - C_{rIF} \right) \]

8-28

The current range of SGR receivers have been very successful and still offer an attractive product for most space applications. However, the receiver is restricted to the capabilities of the now aging Zarlink GPS chipset and requires a more flexible architecture to gain the advantages of future GNSS systems.

8.3 PIF receiver hardware and frequency plan

Evaluation of receiver acquisition and tracking algorithms for future GNSS signals is desirable at an Intermediate Frequency (IF) due to the current lack of RF front-end architectures suitable for these signals. The PIF receiver was created in order to evaluate the performance of different variations in receiver architectures for the new signals and novel acquisition and tracking techniques. In particular, the PIF receiver provides a demonstration of the DE BOC receiver and enabled the detailed hardware processes and performance of the DE technique to be defined, tested and analyzed.

This project provides a PIF receiver architecture, which will provide the flexibility for many new variants of SSTL space receivers, while maintaining the same baseband architectural components. Table 8-4 outlines the receiver versions suggested by this research as forming the future range of SSTL GNSS receivers. All these receivers are based on the baseband receiver architecture provided by the PIF receiver.
The SGR receivers and the PIF receiver

Table 8-4, Predicted future SSTL receiver versions

<table>
<thead>
<tr>
<th>Receiver version</th>
<th>Signals processed</th>
<th>Filter bandwidth</th>
<th>Sampling frequency</th>
<th>Application</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GPS L1</td>
<td>2 MHz</td>
<td>5.7 MHz</td>
<td>Single frequency, low precision, low bandwidth</td>
</tr>
<tr>
<td></td>
<td>GPS L2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>GPS L1</td>
<td>2 MHz</td>
<td>5.7 MHz</td>
<td>Dual frequency, low precision, low bandwidth</td>
</tr>
<tr>
<td></td>
<td>GPS L2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>GPS L1 +</td>
<td>4 MHz</td>
<td>50 MHz</td>
<td>Dual frequency, high precision, high bandwidth</td>
</tr>
<tr>
<td></td>
<td>Galileo E1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>GPS L5 +</td>
<td>20 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Galileo E5a</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>GPS L1 +</td>
<td>4 MHz</td>
<td>120 MHz</td>
<td>Triple frequency ambiguity resolution, ultra-high precision, ultra-high bandwidth</td>
</tr>
<tr>
<td></td>
<td>Galileo E1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>GPS L2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>GPS L5 +</td>
<td>55 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Galileo E5a +</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Galileo E5b</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The PIF receiver is shown in Figure 8-11 connected to a Zarlink GP2010 RF front-end for GPS testing. The IF GNSS signal is fed into the receiver’s 12-bit ADC (AD9430), which is a high-speed device from Analogue Devices capable of sampling frequencies up to 210 Msps. Normally the ADC and AGC are provided by the receivers RF front-end architecture. However, no RF front-ends suitable for the signal bandwidth detailed in Table 8-4 were available during this research. Therefore, it was necessary to implement a high-speed, multi-bit ADC with large dynamic range and perform digital AGC in the correlator section.

Figure 8-11, Prototype IF GNSS receiver
A Xilinx Virtex II Field Programmable Gate Array (FPGA) was used to incorporate all correlator functions within a single high-density chip. The FPGA is traditionally used as a development platform, allowing the designer to re-program and debug their prototype design prior to ASIC manufacture in large volumes (> 100,000 pieces). However, GNSS space receivers are rarely manufactured in large volumes and recent advances in FPGA design, increasing capacity, improving radiation tolerance and reducing power consumption, make the FPGA a practical platform for GNSS space receiver designs. For space applications with extreme radiation environments, the FPGA code was designed with the intention of implementation in an Actel RTAX series radiation tolerant chip, which is manufactured up to a two million gate capacity. FPGA’s are programmed using a Hardware Description Language (HDL) allowing the following advantages in flexibility over the existing SSTL Space GPS Receiver (SGR) design.

- Absorbing changes to GNSS signal structure – An FPGA can be reconfigured to any future choice of PRN coding sequence, whether it is a stored memory code, LFSR based or a concatenated coding scheme [Pratt et al 2004].
- Flexible tracking techniques – The FPGA can be configured to allow adaptive tracking techniques for BOC, BCS and AltBOC modulation schemes.
- Architectures with massed correlator channels– The high density of modern FPGAs also allows more parallel search channels to be implemented than current chipsets, vastly reducing the Time To First Fix (TTFF). This is especially important for space users, where power restrictions result in intermittent usage. More tracking channels can also be useful for space applications such as GNSS attitude determination and ocean reflectometry.
- Fast Fourier Transform (FFT) search – Future GNSS implement longer PRN codes than current civil systems. Combined with the large Doppler range necessary for space users, an FFT search becomes essential for future receivers (see Chapter 10). Therefore, a number of options for an FPGA based FFT acquisition engine are being considered to reduce the computational load on the processor and reduce the receivers TTFF.

An ARM7 32-bit Reduced Instruction Set Computer (RISC) is used to perform the high-speed receiver processes and low-rate navigational processes. The
The SGR receivers and the PIF receiver

The microprocessor of a GNSS receiver is required to perform rapid interrupt driven updates to sustain the receiver processes and maintain tracking loops for all receiver channels. The processor must also perform navigational processes such as data demodulation, frame synchronisation, pseudorange and Doppler formation, all essential in order to form a navigational solution. The navigational processes generally occur at a relatively sedate speed (1-10 Hz), due to the low data rate of GNSS signals, compared to the rapid update (1000 Hz) rate of the receiver tracking processes.

The PIF receiver is designed to receive high bandwidth GNSS signals, up to 20 MHz bandwidth. The sampling frequency (50 MHz) is chosen in order to enable the receiver to process signals from the SSTL IF GNSS signal generator and the SSTL MFUU signal generator. The MFUU is capable of producing Galileo signals at an IF of 61.38 MHz. The frequency plan for receiving MFUU signals is shown in Figure 8-12.

![Image](image.png)

**Figure 8-12, Frequency plan for receiving MFUU signals**

Sampling the signal at a lower rate than the IF performs digitisation and frequency translation in a single step, this is called ‘sampling translation’. When undersampling the IF carrier in this way the designer must be careful to avoid aliasing with other sampled products. To choose a suitable under-sampling frequency first the sample rate $f_s$, must satisfy the Nyquist criterion as follows.

$$f_s \geq 2 \times B$$ 8-29
$B$ is the two-sided signal bandwidth. Then to avoid aliasing while under-sampling, the sampling frequency must meet the following criterion [Lyons 2004].

$$\frac{(2 \times f_0) - B}{m} \geq f_s \geq \frac{(2 \times f_0) + B}{m + 1}$$  \hspace{1cm} 8-30

where $m$ is an arbitrary positive integer and $f_0$ is the down-converted signal centre frequency. For under-sampling the prototype IF receiver the MFUU signal, with an IF of 61.38 MHz, $m = 2$ and bandwidth of 20 MHz Equation 8–30 becomes

$$51.38 \geq f_s \geq 47.5$$  \hspace{1cm} 8–31

Therefore, $f_s = 50$ MHz seems a good choice.

The SSTL IF signal generator is capable of producing GNSS signals at an IF of 20.46 MHz. If the receiver is sampling at 50 MHz we are now over-sampling the signal and the highest frequency component faithfully represented without aliasing is 25 MHz from Equation 8–29. Therefore, the receiver can process signal from the IF signal generator with bandwidths ±4.54MHz around the carrier or 9.08 MHz two-sided bandwidth.

8.4 Correlator design for the PIF receiver

The FPGA correlator design is depicted in Figure 8–13. A 2-bit interface to a GPS RF front-end is maintained for testing with GPS simulators and real signals. The digital front-end reduces the quantisation level of the signal to either a single bit with no gain control or two bits with digital AGC dependant on the incoming signal level.
The digitised input signals are fed to each tracking channel. System registers are used to provide global timing signals and debug modes. Similar to the GP2021 correlator two timing signals are sent to processor, a fast rate interrupt for accumulation values and a lower rate interrupt from measurement data. Tracking channels have a number of associated channel registers, which store raw data from each correlation channel. A full description of the system and channel registers is given in Appendix G. The tracking channel architecture is shown in Figure 8-14. This is equivalent to the DE BOC correlator structure shown Figure 6-8.
The number of tracking channels available for the receiver is strongly dependent on the size and architectural components of the FPGA chosen. For example, some FPGAs have built in multiplier blocks while others will have to synthesise multipliers using logic. Therefore, the number of logic gates available to a specific chip only gives a very rough estimate of device utilisation. To provide proper comparison one must look into the actual hardware requirements of each channel. Table 8-5 shows the hardware requirement for each tracking channel of the PIF receiver with comparison against an equivalent PSK tracking channel operating at the same sampling rate.

Table 8-5, IF receiver hardware requirements per tracking channel

<table>
<thead>
<tr>
<th>Components</th>
<th>Size</th>
<th>Number required per channel</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>PSK</td>
</tr>
<tr>
<td>Multipliers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4x2</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>2x2</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2x4</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>Digitally Controlled Oscillators (DCO)</td>
<td>31 bits (frequency resolution = 23.03 MHz)</td>
<td>2(Carrier and Code DCO's)</td>
</tr>
<tr>
<td>Accumulators</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19 bits</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>Counters</td>
<td></td>
<td></td>
</tr>
<tr>
<td>21 bits (carrier cycles in 100ns)</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>20 bits (subcarrier cycles up to 10.23MHz)</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>20 bits (code chips up to 10.23Mcps)</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>11 bits (epoch counter 1ms epochs)</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Registers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>31 bits (phase register)</td>
<td>2(Carrier and Code DCO phase)</td>
<td>3 (Carrier, Subcarrier and Code DCO phase)</td>
</tr>
</tbody>
</table>

The tracking channels were synthesised for the Xilinx Virtex II FPGA, implementing a single tracking channel and then 2 tracking channels. Then the maximum number of channels can be accurately estimated for this family of FPGAs. Table 8-6 shows the FPGA utilisation for the Virtex II device. The figure of interest is the number of 4 input Look-Up-Tables (LUT), which is the resource most readily consumed by an increase in channels. From this we can estimate 19 PSK channels or 13 BOC in a 1 million gate device, 39 PSK or 27 BOC in a 2 million gate device.
The SGR receivers and the PIF receiver

Table 8-6, Xilinx Virtex II FPGA utilisation for PSK and BOC channels

<table>
<thead>
<tr>
<th>Logic utilisation</th>
<th>PSK</th>
<th>BOC + PSK</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1 channel</td>
<td>2 channels</td>
</tr>
<tr>
<td>Number of Slice Flip Flops</td>
<td>Used</td>
<td>Available</td>
</tr>
<tr>
<td>Number of 4 input LUTs</td>
<td>684</td>
<td>10,240</td>
</tr>
<tr>
<td>Number of bonded IOBs</td>
<td>870</td>
<td>10,240</td>
</tr>
<tr>
<td>Number of bonded LUTs</td>
<td>88</td>
<td>172</td>
</tr>
<tr>
<td>Number of MULT18X18s</td>
<td>2</td>
<td>40</td>
</tr>
<tr>
<td>Number of GCLKs</td>
<td>2</td>
<td>16</td>
</tr>
<tr>
<td>Number of occupied Slices</td>
<td>653</td>
<td>5,120</td>
</tr>
</tbody>
</table>

8.5 Processor design for the PIF receiver

At a low level the processor must calculate the updates and take essential measurements from the tracking loops. In addition, the navigational data must also be decoded in order to perform a navigational solution.

When acquiring and tracking PSK signals the processor commands the correlator in the similar manner as the SSTL SGR receiver. The signal search process is performed using a serial code slew, shifting the code in half chip increments. The frequency is searched in bins $\frac{1}{2 \times \tau}$ Hz bins, where $\tau$ is the integration period.

Comparing the correlation given in Equation 8–2 to a threshold value it assesses the presence or absence of a PSK signal. When a signal is declared present the carrier DCO value is initialised with the frequency of the current search bin and the code DCO is initialised with the code offset plus the current frequency offset (Doppler).
The SGR receivers and the PIF receiver

scaled down to the code frequency. The signals are then acquired using a FLL/PLL combination for carrier tracking and a DLL for the code tracking. The quality of tracking is assessed using the formula given in Equation 8–24 for code tracking, Equation 8–27 for frequency tracking and Equation 8–28 for phase tracking.

The PIF receiver acquisition and tracking sequence for PSK signals is shown in Figure 8-15.
When searching for BOC signals the carrier and code bin width is unchanged from PSK. Despite this, as described in Section 5.3 we must create a single correlation peak by combining the in-phase BOC correlations with the quadrature BOC correlations as follows.

\[ w_{\text{SOC}} = \sqrt{w_{\text{IL}}^2 + w_{\text{QI}}^2} + \sqrt{w_{\text{QI}}^2 + w_{\text{QG}}^2} \]

The IF receiver acquisition and tracking sequence for BOC signals is shown in Figure 8-16. During the search process the BOC sub-carrier is kept locked to the code, both signals being derived from a common DCO. When a signal is detected, the carrier DCO is initialised with the value of the current search bin. The sub-carrier DCO is initialised with an appropriate Doppler scaled down to the sub-carrier frequency. The code DCO is initialised with the code offset plus estimated Doppler scaled down to the code frequency. A command is then sent to the correlator to unleash the sub-carrier. Subsequently the timing of the correlating sub-carrier is based purely on the sub-carrier DCO and is independent of the state of the code DCO. A Sub-carrier Locked Loop (SLL) must also now be operated to maintain lock on the signal. The quality of the sub-carrier phase tracking is computed by subtracting the correlation power in the quadrature BOC correlations \( w_{\text{QI}} \text{ and } w_{\text{QG}} \) from the power of the in-phase correlations \( w_{\text{IL}} \text{ and } w_{\text{QI}} \). This is similar to the PLL lock indicator where the contribution of the quadrature correlation is monitored to observe any deviation from zero. The sub-carrier lock indicator used in the IF receiver is given by

\[ S_{\text{IL}} = S_{\text{IL}} + \left( \frac{\left( w_{\text{IL}}^2 - w_{\text{QI}}^2 \right) + \left( w_{\text{QI}}^2 - w_{\text{QG}}^2 \right)}{4096} - S_{\text{IL}} \right) \]

The quadrature carrier correlations \( w_{\text{QI}} \text{ and } w_{\text{QG}} \) are included if operating with incoherent FLL carrier tracking.
The SGR receivers and the PIF receiver

The update equations for the carrier and code loops are based on the SGR loops, detailed in Section 8.2. As shown in Chapter 6 the SLL can be kept as a first order loop if receiving Doppler aiding from the carrier loop. The update equation for the SLL is then equivalent to the DLL update (Equation 8–22) with appropriate scaling of the Doppler estimate to the rate of the sub-carrier. Table 8-7 lists the loop parameters and loop update equations used in the IF receiver.
Table 8-7, Loop parameters and update equations

<table>
<thead>
<tr>
<th>Loop</th>
<th>Update equation</th>
<th>Reference</th>
<th>Loop bandwidth - $B_L$, Damping factor - $\xi$</th>
</tr>
</thead>
</table>
| FLL  | $e_\phi \leftarrow e_\phi + e_m$  
     | $\hat{\phi} \leftarrow \hat{\phi} + k_1 \times e_\phi$ | Equation 8-10  
     | $B_L = 31.25$ Hz (wide)  
     | $\xi = 1.04$ |
| PLL  | $f_\phi \leftarrow f_\phi + e_\phi$  
     | $\hat{\phi} \leftarrow \hat{\phi} + k_1 \times f_\phi + k_2 \times e_\phi$ | Equation 8-17  
     | $B_L = 14.72$ Hz  
     | $\xi = 1.04$ |
| SLL  | $\hat{e}^* = \hat{e}^* + k_1 \times f_\phi + k_2 \times e_\phi$ | Equation 8-22  
     | $B_{SLL} = 1$ Hz  
     |  
| DLL  | $\hat{e} = \hat{e} + k_1 \times f_\phi + k_2 \times e_\phi$ | Equation 8-22  
     | $B_{DLL} = 1$ Hz  

This chapter has given a detailed description of the hardware and software of the SSTL SGR receivers and the PIF receiver. The PIF receiver, which was created during this research, provides a demonstration platform for the DE BOC tracking technique. The changes to hardware correlator design and software-tracking process required by future GNSS signal have been outlined in this chapter. In particular the adaptations required to implement the DE BOC tracking technique have been described. The FPGA-based correlator architecture provides future SSTL receivers a flexible core capable of receiving and processing the future GNSS signals. The extension of this concept to a single FPGA-based GNSS correlator and processor is shown in Chapter 10. Testing of the PIF receiver and the DE BOC tracking technique is shown in the following chapter.
9 Prototype receiver testing and results

This Chapter describes the testing strategy and the results derived from the PIF receiver. Firstly, the verification of the receiver design for existing GPS PSK signals is described. This was achieved using the SSTL Spirent STR4760 GPS simulator and live GPS signals from space. Secondly, a description of testing of PSK and BOC signals using the IF signal generator is given. The implementation of the DE BOC tracking technique is emphasised with in-depth details of the formation of DE measurements and performance testing of this technique. The results are compared with theoretical predictions with a detailed explanation of the receiver's tracking loops necessary for this comparison.

9.1 AGC and GPS testing

Evaluating and verifying the receiver performance for PSK signals is simplified due to the current availability of GPS simulators. SSTL have three such simulators, manufactured by Spirent Communications (STR4760 (16 channels), STR4500 (12 channels), STR4775 (1 channel)), all of which are hardware simulators capable of producing representative RF GPS signals with accurate modelling of the receiver environment. A rooftop antenna was also used to verify receiver operation with live GPS signals. However, for receiver evaluation the simulator provides far more flexibility than live signals. The simulator can be pre-programmed with a scenario describing the movement of the receiver and GPS constellation. Changes in receiver attitude, accelerations and atmospheric variations can also be pre-programmed and the simulator has the capability to operate in a single channel mode where satellite PRN code, signal strength and Doppler offsets can be varied manually.

The Zarlink GP2010 RF front end has an IF output (4.309 MHz) suitable for feeding directly to the ADC of the IF receiver. Therefore, this front end was selected to enable testing with the SSTL simulators and real live signals. The lab setup is shown in Figure 9-1. A PC is used to download, run and monitor the output of the receiver through the serial UART interface.
The ADC accepts signals up to 1.3 V peak-to-peak, centred at ground, with 50 Ω termination in low gain mode and signals of 0.7 V peak-to-peak in high gain mode. The GP2010 provides a peak-to-peak voltage of between 0.09 V and 0.18 V into a 50 Ω termination. Therefore, the high-gain mode was selected. The signal is quantised to 12-bits and output using an offset binary data format (0 to 4095). In order to correctly emulate a GNSS receiver, the FPGA correlator in the PIF receiver must provide digital AGC (automatic gain control) to adjust for changes in the signal power level. Therefore, it is desirable to re-quantise the signal to 2-bits, representing the sign (SIGN) and magnitude (MAG) of the incoming signal. The SIGN bit is simply taken as the MSB of the data from the ADC.

The MAG is determined by averaging the bottom 11-bits of the ADC over a number of input samples, effectively setting the response time for the digital AGC. The response time of the AGC must be considerably less than the settling time of the receiver’s tracking loops but large enough to remove noisy measurements. Generally, RF front architectures use AGC time constants from 1 ms to 10 ms [Zarlink 2005] [Nemerix 2005]. To enable the FPGA to run at high frequencies (>50 MHz) the
number of samples is kept to a power of 2 and the update rate was set to 1.3 ms. The distribution of the digital AGC is shown in Figure 9-2.

![Distribution of digital AGC](image)

**Figure 9-2, Distribution of digital AGC**

Using the mean square accumulation values given in Table 8-3, with the statistical distribution given in Figure 9-2, the noise floor of the IF receiver can be calculated as follows.

\[
NF_{IF} = 2 \times (0.37 \times 22.5 + (1 - 0.37) \times 2.5) \times f_s \times T = 990,000
\]

This noise floor value can be verified by measuring the mean square of the I \((w_{in})\) and Q \((w_{iq})\) correlations when correlating thermal noise at the receiver input. Figure 9-3 shows I and Q samples taken every second for a ten-minute data set, which through many trials was found to achieve good agreement with the theoretical noise floor value.
Prototype receiver testing and results

The typical output of the IF receiver in PSK mode is shown in Figure 9-4. In this case 2 channels have been implemented and both are tracking the same SV at a signal to noise ratio of around 14.4 dB, which by Equation 8-26 \( T = 1 \text{ ms} \) corresponds to a carrier to noise of 44.4 dB-Hz. Pseudorange is given in metres and integrated carrier phase in cycles. The FLL and PLL counts allow us to monitor the acquisition status of the signals by counting how many epochs out of a thousand the tracking loop is using either FLL or PLL. Other outputs such as the raw correlation values and input signal samples may also be output.

![Figure 9-3, IF receiver noise floor with no signal present (50 MHz sampling)](image)

![Figure 9-4, Typical PIF receiver output in GPS operation](image)
The measurement period, a TIC, is 1/10th of a second, although the data is normally output every second to reduce loading of the processor. The pseudorange \( \rho_r \) is measured by calculating the time of flight of the GNSS signal as follows [Kaplan and Hegarty 2006].

\[
\rho_r(n) = c \times (T_R(n) - T_T(n))  \text{ (m)}
\]

\( T_R(n) \) is the time based on the receiver’s clock at epoch \( n \), \( T_T(n) \) is the time of transmission the signal based on the clock of the transmitting satellite \( i \) and \( c \) is the speed of an electromagnetic wave in a vacuum. In a cold start situation, \( T_T(n) \) must be a guess, normally \( T_T(n) \) plus a nominal propagation time. Assuming proper synchronisation with the incoming signal, \( T_T(n) \) is determined from the 20ms and 1ms epoch counters \( X_{E20} \) and \( X_{E1} \), half chip counter \( X_{HCC} \) and code DCO phase \( \tau_{DCO} \) in milliseconds from the correlator sampled on a TIC. For GPS C/A code the transmit time (ms) is calculated as follows.

\[
T_T(n) = (20 \times X_{E20}) + X_E + \frac{X_{HCC}}{2046} + \tau_{DCO}  \text{ (ms)}
\]

A more generic approach, applicable to all GNSS signals can be written as

\[
T_T(n) = (L_D \times X_D) + \frac{1}{L_E} \times \left( X_E + \frac{X_{HCC}}{N_{HC}} \right) + \tau_{DCO}  \text{ (ms)}
\]

\( L_D \) is the length of one data bit in milliseconds, \( X_D \) is the data bit counter, \( L_E \) is the length of one code epoch in milliseconds and \( N_{HC} \) is the number of half chips in a code epoch.

The integrated carrier phase or integrated Doppler measurement is a measure of the number of carrier cycles between two measurement intervals. It is formed from the carrier cycle counter \( X_{CC} \) and the carrier DCO phase from the correlator sampled on a TIC. The cycle counter is reset every TIC and the fractional phase is determined by
Prototype receiver testing and results

comparing the current DCO phase $\phi'_{dco}$ to the previous phase value $\phi_{dco}$. If $\lambda_c$ is the carrier wavelength the integrated carrier phase measurement in metres can be written as follows.

$$ICP_i = (X_{cc} + \phi'_{dco} - \phi_{dco}) \times \lambda_c \ (m) \quad \text{9-5}$$

The integrated carrier phase is used to form a precise delta range measurement between measurement intervals and velocity measurements. The noise on the carrier phase measurements is generally at least two orders of magnitude less than that of the equivalent noise on the code phase measurements. The carrier measurements are independent of the code phase measurements, therefore, the integrated carrier phase can be used to smooth the pseudorange measurements from the code loop.

It was desirable to compare the IF receiver to an SGR receiver tracking the same signal source, a 'zero baseline' test. This provides a 'sanity check' for the new FPGA correlator architecture, proving the performance of the digital section equivalent to the Zarlink chipset. The simulator RF output was fed to an LNA whose output was split in two, one end fed to the IF receiver and one end to an SGR receiver with additional gain stages bypassed. The difference in RF gains must be kept to a minimum to perform a fair comparison. The cable lengths were identical and each receiver uses identical RF front-end architectures. Therefore, any variation in signal power can only come from a difference in the gain stages between the RF front ends. Figure 9-5 shows the carrier to noise estimated by the two receivers against the output of the simulator. There is an average 0.64 dB offset between the receivers due to differences in the RF amplifiers. Removing this offset the receivers agree with each other to 0.118 dB (rms) across the data set.
The pseudorange and integrated carrier phase is commonly used in order to measure the noise on the code tracking loop, the DLL [De Wilde et al 2004]. The integrated carrier phase can be used as a precise delta range measurement because noise on the carrier loop is on the order of millimetres, at least two orders of magnitude better than the code loop noise (~ 0.3 – 2 m). Therefore, a good estimate of the noise of the code loop can be achieved by taking an average of the pseudorange minus the integrated carrier phase between measurement intervals. An arbitrary initial offset of carrier cycles must also be removed. It can be seen from Figure 9-6 that the noise present on the pseudorange minus the integrated carrier phase strongly agrees with theoretical predictions for PSK given by Equation 4–16. The variation between channels tracking the same incoming signal is shown to negligible (~7 cm).
Prototype receiver testing and results

Figure 9-6. Pseudorange minus integrated carrier phase

Configuring the receiver to output raw correlation values allows the user to monitor the receiver's ability to decode the navigational data. This is achieved through an I/Q plot, from which the phase error can be derived. Figure 9-7 shows an I/Q plot taken from the PIF receiver at 45 dB-Hz and 34 dB-Hz carrier to noise. A carrier to noise density of 35 dB-Hz corresponds to an r.m.s. signal to noise per correlation of 5 dB for an integration period of 1 ms. Sub-frame parity errors in the decoded data occur at signal to noise levels less than 5 dB [Mitel 1996], this is illustrated in Figure 9-7 b) where noise induces a significant number samples to have incorrect sign at an equivalent signal to noise of 4 dB per correlation.
To evaluate precisely the receiver code tracking performance against theoretically derived values we connect the receiver to the bench IF signal generator described in Chapter 7. This signal generator is capable of producing an IF GNSS signal with a precisely calibrated level of additive noise. Repeating from Equation 7–17 the carrier to noise density of the IF signal with digitally synthesized noise is given by

\[
\frac{C}{N_0} = \frac{2}{K_N} \frac{A^2 \times f_{DAC}}{\sigma_N^2}
\]

where \(A\) is the amplitude level given to the PRN code sequence, \(f_{DAC}\) is the DAC sampling rate, \(\sigma_N\) is the r.m.s. value of the synthesised noise and \(K_N\) is the noise decimation factor. We choose an IF of 20.46 MHz, a DAC sampling rate of \(f_{DAC} = 81.84\) MHz and implement a noise Gaussian generator with standard deviation of \(\sigma_N = 24.292\). The noise update rate was kept constant at 1.023 MHz (\(K_N = 80\)) and the PRN code sequence amplitude, \(A\) varied in steps of 0.5 from 1 to 16.5. The carrier to noise of the signal generator given by Equation 9–6 while generating a PSK-R(1) signal, is compared with the estimated carrier to noise from the IF receiver in Figure 9-8. The measured implementation loss is the sum of losses due to a single-bit IF up-conversion, digital to analogue conversion, RF cable loss and the conversion back from analogue to a 2-bit digital signal. After correcting for the
Prototype receiver testing and results

Implementation loss the estimated carrier to noise can be seen to very accurately agree (0.24 dB r.m.s.) with the corresponding theoretical values.

![Graph showing comparison between theoretical and measured carrier to noise density](image)

**Figure 9-8, Comparison of PIF receiver estimated and theoretical carrier to noise densities for PSK-R(1)**

In order to validate these results we measure the code tracking jitter at various $C/N_0$ levels and look for agreement with established theoretical values. The code tracking jitter can then be evaluated by examining the subtraction of pseudorange from the integrated carrier phase across a data-set of sufficient size (see Figure 9-6). Figure 9-9 shows a comparison of the code tracking measured from the receiver with the theory given for a coherent PSK DLL, given in Equation 4–16. Each point on the figure represents a dataset of 8-10 minutes taking readings at 1 Hz. The receiver’s code loop bandwidth is set to 1 Hz.
Prototype receiver testing and results

4.5 Measured

Figure 9-9, Comparison of PIF receiver estimated and theoretical code tracking jitter for PSK-R(1)

9.2 BOC measurements and testing

This section describes the demonstration of BOC signal acquisition and tracking using the PIF receiver. The measurements taken by the PIF receiver while processing BOC signals from the IF signal generator are detailed and results given.

A 2-channel receiver was configured with the first channel implementing the DE BOC tracking loops (see Chapter 6) and the second channel using the BJ algorithm (see Section 5.4). This allows cross checking between the channels to ensure correct tracking states. Acquisition is achieved by the SCC technique (see Section 5.3), which provides a single peak for robust signal acquisition.

Assuming proper synchronisation with the incoming signal using the DE BOC receiver, the transmit time of the signal, $T_{tr}(n)$ can be determined. Similarly to PSK transmissions this is achieved by combining the values of the data counters and epoch counters, half chip counter and code DCO phase ($\tau_{dco}$), which can be written as follows.
Prototype receiver testing and results

\[ T_{\text{v}}(n) = (L_d \times X_D) + \frac{1}{L_e} \times \left( X_E + \frac{X_{\text{HC}}}{N_{\text{HC}}} \right) + \tau_{\text{DCO}} \text{ (ms)} \tag{9-7} \]

At the time of measurement this is entirely equivalent to the delay estimate from the DLL loop of the DE BOC receiver, denoted \( \hat{\tau} \). The SLL delay estimate, which locks onto an ambiguous integer BOC sub-chip, can be formed using the sub-carrier DCO phase (\( \tau_{\text{DCO}}^* \)) as follows.

\[ T_{\text{v}}(n) = (L_d \times X_D) + \frac{1}{L_e} \times \left( X_E + \frac{X_{\text{HC}}}{N_{\text{HC}}} \right) + \tau_{\text{DCO}}^* \text{ (ms)} \tag{9-8} \]

The more precise SLL estimate can then be corrected by the DLL estimate to deliver the best estimate of received signal transit time as follows.

\[ T_{\text{n}}(n) = T_{\text{v}}(n) - \text{round} \left( \frac{T_{\text{v}}(n) - T_{\text{v}}(n)}{T_s} \right) \times T_s \text{ (ms)} \tag{9-9} \]

\( T_s \) is a sub-chip. Alternatively the more precise SLL estimate can be used in combination with the values of the sub-carrier cycle counter, \( X_{\text{SC}} \) to provide an integrated sub-carrier phase (ISCP) measurement as follows.

\[ \text{ISCP} = (X_{\text{SC}} + \tau_{\text{DCO}}^* - \tau_{\text{DCO}}^*) \times \lambda_{\text{SC}} \text{ (m)} \tag{9-10} \]

\( \tau_{\text{DCO}}^* \) is the current SLL delay estimate, \( \tau_{\text{DCO}}^* \) is the previous SLL estimate and \( \lambda_{\text{SC}} \) is the sub-carrier wavelength.

As shown in Section 6.5 any distortions in the received BOC signal can compromise the reliability of receivers operating the BJ algorithm. In the DE BOC receiver an asymmetric correlation function causes a sub-carrier to code offset, which results in a non-integer sub-chip offset between the DLL and SLL delay estimate. A small offset between the DLL and SLL estimates has been observed on the PIF receiver when tracking signals from the IF signal generator. We believe this is due to distortion in
the signal generator causes an asymmetric BOC correlation function. Asymmetry has been observed from both the BOC(1,1) and BOC(15,2.5) [Falcone et al 2006] signals from Giove-A.

The DE BOC receiver can measure and therefore correct for this asymmetry. Figure 9-10 shows the measured difference between the DLL estimate and corrected SLL estimate (corrected by integer sub-chips).

![Figure 9-10, Measurement offset due to asymmetric BOC(1,1) signal](image)

Once the DLL and SLL delay offset has been measured the receiver can be calibrated for each transmission. The transmit time corrected for asymmetry in the received signal can then be written as follows.

\[
T_{\text{r}}(n) = T_{\text{r}_{\text{c}}}(n) - \text{round}\left(\frac{T_{\text{r}_{\text{c}}}(n) - T_{\text{r}}(n) - \delta_{\text{g}}}{T_{s}}\right) \times T_{s} \quad (m\text{s})
\]

\(\delta_{g}\) is the asymmetry correction for the satellite \(i\). A typical output of the PIF receiver while processing a BOC(1,1) signal is shown in Figure 9-11.
The IF signal generator was configured to produce a BOC(1,1) modulated signal. For simplicity the same PRN codes were generated as the PSK case, a 1023 chip Gold code with a 1 ms repeat period (C/A code SV1). The PIF receiver was configured to search for the BOC(1,1) signal in half-chip code steps and 500 Hz frequency bins using the SCC BOC search technique. Both the loop bandwidth of SLL and DLL tracking loops of the DE BOC receiver channel were set to 1 Hz.

We repeat the test of Figure 9-8, comparing the receiver estimated carrier to noise density against theoretical predictions. The carrier to noise of the signal generator given by Equation 9–6 while generating a BOC(1,1) signal, is compared with the estimated carrier to noise from the IF receiver in Figure 9-12. We choose an IF of 20.46 MHz, a DAC sampling rate of $f_{DAC} = 81.84$ MHz and implement a noise Gaussian generator with standard deviation of $\sigma_N = 24.292$. The noise update rate was kept constant at 1.023MHz ($K_N = 80$) and the PRN code sequence amplitude, A varied in steps of 0.5 from 1 to 16.5. The measured implementation loss is the sum of RF cable loss and losses due to the conversion between the analogue and digital domain. After correcting for the implementation loss the estimated carrier to noise density
Prototype receiver testing and results

can be seen to precisely agree (0.21 dB r.m.s.) with the corresponding theoretical values.

![Graph](image)

**Figure 9-12.** Comparison of PIF receiver estimated and theoretical carrier to noise densities for BOC(1,1)

The timing jitter of the DLL and SLL loops can be measured by subtracting the integrated carrier phase measurement from the delay estimate from each loop. An arbitrary bias of carrier cycles must also be removed. An example of the timing jitter of the DLL and SLL loops is shown in Figure 9-13.
Prototype receiver testing and results

The DLL and SLL timing jitter were measured over a range of carrier to noise densities. Figure 9-14 shows a comparison of the receiver measured DLL and SLL timing jitter with the theory given for a coherent BOC receiver given by Equation 4-20. Each point on the figure represents a dataset of 8-10 minutes taking readings at 1 Hz. The receiver's DLL and SLL correlator spacing were equal to a chip and a sub-chip respectively and both loop had loop bandwidths set to 1 Hz.
Prototype receiver testing and results

Figure 9-14, Comparison of PIF receiver estimated and theoretical code tracking jitter for

\[ \text{BOC}(1,1) \quad \Delta_{\text{PLL}} = T_c, \Delta_{\text{SLL}} = T_s, \quad B_{\text{PLL}} = B_{\text{SLL}} = 1 \, \text{Hz}. \]
10 Single chip GPS and Giove-A receiver

In this chapter we present a demonstration of terrestrial reception and processing of PSK signals from the GPS satellites and the BOC(1,1) signal from the Giove-A satellite. This was achieved through a prototype FPGA-based GNSS receiver, which was developed as an extension of the PIF receiver. The architecture of this receiver is described which combines the GNSS correlator and processor functions into an single system-on-chip solution suitable for space applications. This design is intended to replace the aging chipset in current SSTL SGR receivers. This demonstration provides an illustration of the practical challenges faced in receiving Galileo signals and implementing the BOC acquisition and tracking techniques developed during this research.

10.1 Single chip receiver overview

The heart of any hardware GNSS receiver is its correlator and processor architecture. Currently most GNSS receivers use Application Specific Integrated Circuit (ASIC) chipsets to perform the operations required by the correlator and processor. The mass market of terrestrial GNSS receiver has fueled development into reducing the size and power consumption of these chipsets, making a single chip baseband solution desirable. SSTL's SGR receiver uses the Zarlink chipset, which provides a single chip 12-channel receiver or two-chip 24-channel receiver. Similar chipsets such as the SIRFstarIIA [SIRF 2005] provide a system-on-a-chip (SOC) 12-channel solution. Both these chipsets use a separate RF down-conversion stage, which can generally compressed into a small low-power package. Therefore, the SOC generally refers to the baseband section, providing a correlator and processor with in single ASIC, although a few modern ASICs have succeeded in combining the RF and baseband sections.

Traditionally FPGAs have been used for development and prototype work because of their ability to be reprogrammed. However, modern FPGA architectures, such as the Virtex 5 from Xilinx [Xilinx 2005], focus on reducing power consumption. Also,
many FPGA families prove radiation tolerant designs suitable for the harsh environments of space applications. SSTL have for many years operated both radiation tolerant and commercial one-time programmable Actel FPGAs in space. Re-programmable Actel ProASIC FPGAs have also been flown by SSTL and they have plans to use the Xilinx Virtex 4 family on future missions. Advances in FPGA technology now provide high-density low-power architectures capable of consolidating the correlator and processor architectures in a single chip. Therefore, in order to break the dependence of SSTL receivers on ASICs and provide a design suitable for the new generation of GNSS signal a single-chip FPGA solution is desirable.

FPGA families of particular interest are those developed to be compatible with soft-core processor designs. Actel have developed an ProASIC FPGA with the option of a 32-bit ARM7 TDMI soft-core processor. SSTL currently use the ARM7 in their SGR-05 receiver range and therefore this option was desirable in order to port the receiver code to the FPGA. However, this design was not available during this research and therefore other soft-core processors were considered.

The LEON project was introduced in October 1997, at European Space Research and Technology Centre (ESTEC). This internal project aimed to develop a high-performance 32-bit soft-core processor for future European Space Missions. These missions required a high-performance low-cost processor and with unrestricted long-term availability of both components and software tool-chains. The result was the LEON soft-core processor, which is free to use under a General-Purpose Licence (GPL). The third version of this core is called the LEON3 [Gaisler 2006]. Although this version of the core is still under a GPL its support is managed by Gaisler Research, who provide a complete range of supporting tools including compilers, simulators and debug applications. The architectural components of the LEON3 soft-core are shown in Figure 10-1. An attractive feature of the LEON3 is the ability to efficiently configure the core components as desired, reducing the FPGA resource consumption. The LEON3 includes a high-speed 32-bit data bus conforming to the Advanced Microprocessor Bus Architecture (AMBA) specification, which is ideal for connection to high performance units such as a GNSS correlator. An optional
Single chip GPS and Glove-A receiver

Floating-point unit is available which is attractive for numerically intense applications such as FFT acquisition, Kalman filtering, attitude and orbit determination.

Supported by SSTL and SSC an undergraduate student project was carried out by Antonio Lopes to integrate a basic GPS correlator code with the LEON3 processor in a Xilinx Spartan 3 FPGA.

Figure 10-1, LEON3 architectural components [Gaisler 2006]

Figure 10-2, LEON3 processor with GNSS correlator
The GPS correlator combined with the LEON3 design was synthesized for a Xilinx Spartan 3 FPGA and implemented on the NuHorizons SP3-1500 development board. Figure 10-3 shows the single-chip receiver connected during testing with the GPS simulator.

Software was written to perform the basic GPS search, acquisition and tracking functions mirroring those implemented in the SGR receivers.

10.2 RF front-ends for the single chip receiver

Verification of the single-chip receiver with GPS signals was achieved using the Zarlink GP2010 RF front-end, currently used in the SGR receivers. The GP2015 mixes down the incoming L1 band carrier (1575.42 MHz) to a 2-bit sampled IF of 1.405 MHz (see Figure 10-4). The GP2010 is suitable for the GPS C/A signal, which has a PSK-R(1) modulation. However, the low sampling rate and tight IF filter (2MHz bandwidth), is insufficient to process the main lobes of the Galileo L1 B+C signal which has a BOC(1,1) modulation.
A major advantage of an FPGA-based GNSS receiver is its flexibility, which enables the designer change the RF front-end architecture with no change to the receiver's correlator hardware. Changing the RF front-end requires adapting the sampling rate and IF carrier frequency of the GNSS correlator. Increasing the sampling frequency of the correlator requires increasing the size of each channel's accumulators and may increase the size of the DCO phase registers. Therefore, increasing the sampling frequency reduces the number of channels achievable in a specific FPGA.

In order to process the Galileo BOC(1,1) signal with the single-chip receiver we use Nemerix NJ1006A RF front-end [Nemerix 2005]. This modern front-end ASIC mixes L1 band signal down to a 2-bit sampled IF of 4.188 MHz with a 3.5 MHz 3 dB filter bandwidth and a sampling frequency of 16.367 MHz (see Figure 10-5). Despite almost tripling the sampling rate of the GP2010 front-end the power consumption of the modern NJ1006A is actually one tenth of the GP2010, illustrating the advances in low-power RF front-end architectures.
10.3 Receiving the Galileo BOC(1,1) E1 signal

Demonstration and evaluation of the acquisition and tracking of the GPS C/A code signals was achieved using the SSTL 16-channel GPS simulator rooftop antenna. The Galileo signal E1 contains three components A, B and C, which are combined using Interplex modulation with a modulation index $m = 0.6155$. Substituting $m = 0.6155$ into Equation 7–8 the Galileo E1 signal with normalized power can be written as follows.

$$
S_{E1}(t) = \frac{1}{3} \sqrt{2} \left[ (b_{E1a}(t) + b_{E1b}(t) - b_{E1c}(t)) \right] \cos(\omega_{a1} t) + \frac{1}{\sqrt{2}} \left[ (b_{E1a}(t) + b_{E1b}(t) - b_{E1c}(t)) \right] \sin(\omega_{a1} t)
$$

The open service (B + C) signals are to be transmitted with either a BOC(1,1) or MBOC(6,1,1/11) modulation. It is important to note that the data component, B and the pilot component, C are transmitted on the same carrier component. The modulation I/Q plot shown in Figure 10-6 provides an insight into the effect of the interplex modulation. The inter-modulation term is used to control the level of the quadrature contribution in order to maintain a constant amplitude. However, from the receiver point of view it is unlikely that the receiver has the capability or has access to the E1 A component, which is a PRS signal. Looking from a receiver perspective, without the A component there is no quadrature contribution as shown in Figure 10-7.
Figure 10-6, I/Q plot of Galileo E1 signal with code states (ignoring data modulation, $m = 0.6155$)

Figure 10-7, I/Q plot of Galileo E1 signal from the receiver perspective (ignoring the A component and data modulation, $m = 0.6155$)

For the Galileo E1 signals 55.5 percent of the transmitted power is given to the A component and inter-modulated product. The remaining 44.4 percent is split equally between the B and C components. Code combinations correlating the addition or subtraction of the B and C components can be used to recover all of the 44.4 percent of transmitter power given to these components. This is of particular importance for high-sensitivity receivers or those operating in weak signal environments. Addition or subtraction of codes can be performed prior to the accumulation in the correlator in order as in [Mattos 2005]. Equally the codes may be individually correlated and
summed after the accumulation process. Both techniques require knowledge of the polarity of the secondary code of the C components in order to recover all of transmitted power and decode the navigational data bit. In this research we have avoided using code combinations because applications for patent protection have been filed for these techniques. Avoiding code combinations also enabled comparison between the single-chip receiver and the Septentrio Galileo experimental test receiver (GETR) [De Wilde et al 2004].

The single chip receiver was configured to receive the Galileo E1 B data modulated signal component. The B component has a chipping rate of 1.023 MHz and a code length of 4092 chips, which results in a 4ms repeat period or code epoch. The code epoch is also equal to the symbol period of the navigational data, which is therefore modulated at a rate of 250 sps. The current Galileo E1 specification defines codes, which must be stored in receiver memory. These memory codes designed to provide balanced codes with low cross-correlation values. However, the codes transmitted by Giove-A are based on Gold codes, which are generated by shift register polynomials (see Figure 3-4). These codes were designed to be representative of Galileo signals but were not intended for public and have not been officially released. However, researchers and engineers first in the USA at Stanford University and in [Psiaki et al 2006] have managed to decode the transmitted PRN code sequences generally through the use of high-gain antennas. Since then, researchers in France have also managed to decode the Giove-A PRN code. Table 10-1 shows the publicly known generator polynomial for the Galileo E1 signal transmitted by Giove-A.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Code length (ms/chips)</th>
<th>Generator polynomial (hexadecimal)</th>
<th>Start value (hexadecimal)</th>
<th>Secondary code length</th>
<th>Secondary code bit pattern (hexadecimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>E1 B</td>
<td>4 (4092)</td>
<td>26B1 31E1</td>
<td>1B83</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>E1 C</td>
<td>8 (8184)</td>
<td>201B 26B1</td>
<td>1983</td>
<td>25</td>
<td>7015B2</td>
</tr>
</tbody>
</table>

Table 10-1, Galileo E1 PRN codes on Giove-A
For simplicity we maintain the simple serial search. When integrating across a 1ms code period (GPS C/A) the approximate search time is 20.46 sec (± 5 kHz search) assuming half-chip steps in delay and 500 Hz frequency bins. Integrating across a 4 ms code period (Galileo E1 B) results in an equivalent search time of 1309 seconds or 21.8 minutes. Clearly this is an unacceptable length of time to search for the signal. A solution is to short-cycle the code and correlate a 1 ms section of the code for acquisition. When sub-dividing into four 1ms chunks, four code shifts are searched every code epoch (4 ms). Therefore, the search time is only increased by the number of chips to be searched, a factor of 4 compared to 1ms integration. Short-cycling the code results in an approximate search time of 81.84 seconds or 1.364 minutes, which is acceptable for most applications. If further reductions in search time are required the receiver must devote additional correlation channels to the search or implement an FFT search algorithm.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Code period (s)</th>
<th>Integration period (s)</th>
<th>Number of half-chip code shifts required (B)</th>
<th>Number of frequency bins (±5 kHz search) (C)</th>
<th>Search time (s) (AxBxC)</th>
</tr>
</thead>
<tbody>
<tr>
<td>GPS C/A</td>
<td>0.001</td>
<td>0.001</td>
<td>2046</td>
<td>10</td>
<td>20.46</td>
</tr>
<tr>
<td>Galileo E1 B</td>
<td>0.004</td>
<td>0.004</td>
<td>8184</td>
<td>40</td>
<td>1309</td>
</tr>
<tr>
<td>Galileo E1 B</td>
<td>0.004</td>
<td>0.001</td>
<td>8184</td>
<td>10</td>
<td>81.84</td>
</tr>
</tbody>
</table>

Estimation of the quality of the Giove-A signal has been carried out under ESA contract using the Septentrio GETR receiver. This receiver estimates the separate carrier to noise densities for the Galileo E1 B and C components. The results of monitoring the receiver-estimated carrier to noise against the elevation of the Giove-A satellite were presented in [Falcone et al 2006].
On the 26th of June 2006, the SSTL rooftop antenna was used to receive the Giove A El B signal with the single-chip receiver. Figure 10-8 shows the elevation and azimuth of the satellite pass on June 26th derived from STK simulation.

![Elevation and azimuth of the Giove-A pass on the 26th of June 2006](image)

The signal was successfully acquired at 19:57, the receiver estimated carrier to noise density as 45 dB-Hz. This figure agrees well with the results from the Septentrio GETR receiver. The receiver was configured to track the phase of the incoming carrier, the IQ plot taken from Giove-A tracking is shown in Figure 10-9.

![I/Q plot taken from Giove-A while in PLL mode](image)
The receiver successfully acquired and tracked the Giove-A BOC(1,1) signal with both DE BOC receiver technique and the BJ algorithm. Both tracking schemes were able to maintain lock on the central peak of the BOC(1,1) correlation.

The single chip receiver provides SSTL with a compact flexible correlator and processor architecture for future missions. The receiver has been demonstrated with both GPS PSK signals and the Giove-A BOC(1,1) signals. As part of their ongoing investment in this research SSTL are currently adapting the single chip receiver design to track the Giove-A BOC(15,2.5) signal. This demonstration is intended to prove the advantages of the DE BOC receiver for signal with significant distortion (asymmetry).
11 Discussion, conclusions and future work

This chapter provides a synopsis of the contributions made by this research and suggestions on areas of future work in this area. Firstly the contributions are described, which due to the strong practical emphasis of this research contain industrial contributions as well as academic. Following this the suggestions for future work are given, which are also contrived for both industry and academia.

11.1 Academic contributions

The core academic contributions of this research are based around the reception of BOC modulated signals.

In Chapter 4 the advantages and disadvantages of BOC modulated signals are detailed and analyzed. A simply derived yet accurate model for the theoretical timing jitter of BOC systems is given. This allowed derivations for the cosine BOC timing jitter, which have not yet been produced in the literature. A fair comparative analysis of the timing jitter and multipath error performance between BOC and PSK modulations is given. This analysis differs significantly from those given in the literature comparing each signal from the perspective of occupied bandwidth of the signal, rather than a predetermined signal specification. Although there are many political pressures and influences involved in GNSS signal definition, it is important to realize that considering the occupied bandwidth of the signal BOC modulation does not provide significant performance benefits compared with PSK. BOC modulation provides only a small benefit in timing jitter (3 dB maximum), potentially worse multipath performance and can introduce acquisition and tracking problems for the receiver. The fundamental advantage of BOC modulation is to enable spectral separation between signals within an allocated spectral bandwidth. BOC modulation therefore allows efficient use of spectral bandwidth while minimizing interference.

Chapter 5 details the theory of search, acquisition and tracking of PSK and BOC modulated signals. Although the theory for PSK systems is well established, a full comparative analysis of BOC search and tracking techniques has not yet been
produced. This chapter draws on the techniques proposed in the literature for BOC search and tracking and provides a comparative analysis considering both performance measures and the receiver hardware impact. The sub-carrier cancellation technique [Heiries et al 2004] is found to be the leading BOC search technique, considering search performance, hardware impact and compatibility with BOC tracking techniques. The bump-jumping (BJ) algorithm [Fine and Wilson 1999] is found to deliver the maximum timing precision achievable from the BOC modulation and is the most efficient in terms of hardware resources. The single side band tracking technique [Martin et al 2003] and smooth multiple gate discriminator [Bello and Pante 2005] provide the most robust acquisition and tracking performance but are less efficient with hardware resource and have severely degraded timing precision.

The issue of integrity of the BJ algorithm in presence of signal distortion and multipath inference has been analyzed. The results show that both distortion and multipath inference can compromise the performance and reliability of receivers using the BJ algorithm. This approach to solving the BOC ambiguity problem is therefore not suitable for high-integrity applications.

From Chapter 5 we identify two distinct types of BOC tracking scheme. The first type preserves the full timing precision but has false-lock conditions resulting in potentially degraded acquisition performance and unreliable operation. The second type provides robust reliable acquisition and tracking but has a significant reduction in timing sensitivity. In Chapter 6 the double estimation (DE) BOC tracking technique is detailed. This tracking technique is an entirely novel contribution to this field of GNSS and as such forms much of the academic contributions of this research. The DE tracking technique is shown to provide the full timing precision of the BOC modulated GNSS signal, while maintaining robust acquisition and tracking. The DE technique is more efficient with hardware resource than the BJ algorithm and in simulation shows a small improvement in multipath performance.

The DE technique has no false-lock conditions within its discriminator function. Therefore, the integrity of a DE BOC receiver is less sensitive to inferring multipath signals and distortions in the correlation function. In addition, slips in receiver
tracking can be automatically corrected, without the need for the \textit{a posteriori} false-lock detection synonymous with the BJ algorithm. This research has identified the effect of asymmetry in the received BOC spectrum and detailed the impact on receiver tracking techniques. The DE technique is shown to be more robust to distortions in the received spectrum when compared to the BJ algorithm.

The DE technique shows many advantages over the existing BOC tracking technique particularly for high-accuracy and high-integrity applications. We hope this will result in the DE technique will become widely accepted and used in future GPS and Galileo receiver designs.

11.2 Practical contributions

This research has made a number of practical contributions and provided demonstrations of signal generators and receivers for the next generation of GNSS signals.

In Chapter 7 the architecture of the signal generator on-board the Giove-A satellite is detailed. This architecture is capable of producing every GNSS signal currently specified for the future systems. The modulation method of producing the in-phase and quadrature carrier modulation in the DAC reduces the fundamental sampling frequency of the FPGA baseband modulation by a factor of two.

Chapter 8 and 9 describe the contributions of this research to the SSTL receiver design in the form of the \textit{prototype intermediate frequency} PIF receiver and the \textit{single chip} receiver respectively. Both these receiver designs are based on re-programmable FPGAs. The move to FPGA based receiver architecture provides a number of advantages for future GNSS receivers. The most obvious advantages of FPGA based receivers are removing the risk of obsolescence of chipsets, providing flexibility to receiver designs and the option of radiation tolerant architectures. The option of radiation tolerance is of particular importance to space receivers, which commonly operate in extreme environments.
Discussion, conclusions and future work

The prototype receiver designs developed during this research provided practical demonstration of the DE BOC tracking technique. Through these demonstrations the techniques required to implement the DE technique in hardware were developed. The demonstrations also act to further our confidence in the theory developed during the research and models developed in order to simulate receiver operation.

11.3 Future Work

This research has resulted in the development of a theoretical novelty, namely the double-estimating (DE) BOC receiver. During this research this technique has been demonstrated with rigorous tests in both simulation and with practical receiver designs. The DE BOC tracking technique has been shown to be preferred choice of tracking scheme for BOC modulated GNSS signals with a natural extension to the Galileo AltBOC signal given. One area of further research on the DE BOC receiver is the extension of the DE technique to MBOC signals. This extension is currently being developed by Dr Hodgart with the expectation of filing a second patent application in the near future.

The multipath performance of the DE BOC tracking technique has been assessed in this thesis for standard correlator and narrow correlation techniques. It seems clear that the DE technique can be generalized to other forms of current multipath mitigation techniques, such as double-delta correlators and the early-late slope technique, the performance of such schemes with DE tracking is however yet to be determined.

The strong practical emphasis of this research has resulted in development of both GNSS transmitter and receiver architectures. SSTL are currently further developing the single-chip receiver in order to demonstrate the DE BOC tracking technique on the BOC(15, 2.5) signal from Giove-A. The aim of this work will be to fully characterize the effect of distortion of the transmitter and the receiver front-end filters on the tracking of high-rate BOC signals and hence the advantages of the DE tracking technique.
As detailed in Chapter 8 the FPGA-based correlator and processor architecture are currently under consideration for future SSTL receiver designs. Many space applications require GNSS receiver hardware that is application specific, radiation tolerant and flexible. Therefore, FPGA-based receivers provide the ideal solution for space GNSS receivers.
References


References

[Falcone et al 2006] Falcone M., Lugert M., Malik M., Crisci M., Jackson C., Rooney E.,
Trethewey M., “GIOVE-A In Orbit Testing Results” Proceedings of ION

ION 59th Annual Meeting / CIGTF 22nd Guidance Test Symposium,
Albuquerque, New Mexico, June 2003.


April 1979

[Gaisler 2006] Gaisler Research, “LEON 3 GRlib product brief”, Available at:
2006

Reflected Signals from Space: Results from the UK-DMC GPS
Reflectometry Experiment”, Proceedings of ION GPS 2005, Long Beach,
California, September 2005

IEEE Transactions in Information Theory, Vol. 33, pp. 619 – 621, October
1967

[GPS ICD 2007] GPS Navstar interface control documents, Available at:


Recommmendation for GALILEO L1 OS and GPS L1C”, Proceedings of
IEEE/ION PLANS 2006, San Diego, California, April 2006

BOC Signal Acquisition Performance”, Proceedings of ION GNSS 2004,
Long Beach, California, September 2004

Future GNSS Signals” Proceedings of ION National Technical Meeting, San
Diego, California, January 2004


202,254,572, 2006

4601005, 15th July 1986.

224
References


References


226
A Tiered codes for GPS modernisation and Galileo

Conceived initially for the new GPS L5 signal, tiered codes are to be broadcast by both GPS modernised and Galileo signals. A tiered system overlays the fast changing PRN sequence, which is denoted the primary code, with a secondary code whose bit period is equal to one primary code epoch. The secondary code length is then chosen such that the secondary code period is equal to one symbol period of the navigational data stream (Figure A-1). The aim is to rapidly eliminate the ambiguity that initially exists in locating the PRN code epoch relative to the longer length data transitions.

GNSS receivers can detect 180° phase shifts of the incoming carrier due to a secondary code or navigational data bit flip. The secondary code is known and therefore, its bit pattern can be searched for. Once detected, this sequence can be used to accurately predict the navigational data transitions and true PLL discriminators used in the tracking loops.

The secondary codes are typically less than 100 bits long, in order to maintain an acceptable data rate and therefore can have significant cross correlation magnitudes. To minimise this they are chosen from families of codes that have good synchronisation properties, meaning, the absolute value of their cross-correlation is small. For short secondary codes, up to 13 bits long, the unique Barker or Willard codes can be used. However, for long sequences, up to 100 bits long, Newman / Hofman sequences are used.

In general terms, a tiered code can be written
Tiered codes for GPS modernisation and Galileo

\[ a_r(t) = \sum_{n} a_p(t - nt_p) \sum_{m} a_s(t - mt_s) \]  \hspace{1cm} \text{A-1}

where \( a_p(t) \) is the primary code repeating every \( t_p = N \times t_c \) sec, and \( a_s(t) \) is the secondary code repeating every \( t_s = M \times t_p \) sec, as follows.

\[ a_p(t) = \sum_{j=N}^{j=1} a_p p_p(t - j t_c) \]  \hspace{1cm} \text{A-2}

\[ a_s(t) = \sum_{k=M}^{k=1} a_s p_s(t - k t_p) \]  \hspace{1cm} \text{A-3}

\( a_p \in (-1,+1) \) is the primary code PRN sequence counting over \( 1 \leq j \leq N \),

\( a_s \in (-1,+1) \) is the secondary sequence counting over \( 1 \leq k \leq M \), \( p_p(t) \) and \( p_s(t) \) are ideal rectangular pulses of width \( t_c \) and \( t_p \), respectively.
B Mathcad simulations of PSK and BOC

A number of software packages are currently available for theoretical modelling and evaluation of GNSS algorithms. The Mathworks Matlab package is generally favoured for analysis and plotting of sampled data, and was used to generate plots of the data generated by the receiver. However, during this research the Mathsoft Mathcad package was favoured for modelling and comparative analysis of the various GNSS receiver algorithms. This powerful tool provides a see-at-a-glance environment to the designer where all the operations of a representative GNSS receiver can be displayed on a single console screen.

B.1 Received signal representations

Consistent with the theory given in Chapter 5, received PSK signals down-converted to a suitable IF frequency were modelled as follows.

\[ u_{\text{PSK}}(t) = A \times \cos(\omega_0 t + \phi) \times a(t - \tau) \times d + v(t) \quad \text{B-1} \]

A is the amplitude of the signal, \( \omega_0 \) is the centre frequency of the IF signal, \( a(t) \) is the PRN code sequence and \( d \) is the navigational data. \( \tau \) is the time delay of the code, \( \phi \) is a general phase shift and \( v(t) \) is additive white Gaussian noise. In Appendix C, Dr Hodgart provides the necessary theory to set \( v(t) \) in order to vary the carrier to noise density of the incoming signal and loop parameters of the simulation.

A single multipath PSK interferer was modelled using a addition of the received direct and multipath signal, which can be written as follows.

\[ u_{\text{PSK}}(t) = A \times \cos(\omega_0 t + \phi) \times a(t - \tau) \times d \\
+ \alpha \times [A \times \cos(\omega_0 t + \phi) \times a(t - (\tau - \delta)) \times d] \quad \text{B-2} \]

\( \alpha \) is the coefficient of reflection, which in all analysis presented here is assumed to be \( \alpha = 0.5 \). \( \delta \) is time delay of the multipath signal with respect to the direct signal.
Similarly a single received BOC signal was modelled as follows.

\[
u_{BOC}(t) = A \cos(\omega t + \phi) \times s(t-\tau) \times a(t-\tau) \times d + v(t)
\]

\[s(t)\] is the BOC sub-carrier waveform. The multipath BOC model is then

\[
u_{BOC}(t) = A \cos(\omega t + \phi) \times s(t-\tau) \times a(t-\tau) \times d
+ \alpha \times \left[ A \cos(\omega t + \phi) \times s(t-\tau-\delta) \times a(t-\tau-\delta) \times d \right]
\]

Simulation of multiple interfering signals was also modelled, again simply using the linear addition of signals.

**B.2 Example simulation**

In order to demonstrate the format of the simulations and the flow in Mathcad we use the PSK model. The extensions to BOC and the various tracking schemes given in Chapters 5 and 6 are then elementary as they follow the same simulation flow. In the following PSK example a 15 chip PRN code spreading sequence is used to reduce the simulation time. Full-length code simulations were carried out for all techniques presented in this thesis. However, using a shorter codes allows rapid initial evaluation of receiver algorithms provided noise levels and loop bandwidths are adjusted accordingly.

The sampling rate of the simulations was generally set to be much greater than required in order to remove any sampling dependant effects. However, care was always taken to insure the sampling frequency is not a multiple of the code rate, which is clearly detrimental to receiver operation.

Time in the simulation in engineering units of quarter chips. Notice the familiar notation of the integration results, \(w_I\), \(w_Q\), \(w_{\phi}\) (same as chapter 5). The carrier PLL is second order and the code DLL is first order.
PSK SIMULATION

\[ M = 4 \quad J = 15 \quad \delta = 0.07161 \]

\[ \Delta = \frac{1}{4} \quad k = 20 \quad \tau_s = \frac{1}{N \cdot 1.023 \cdot 10^6} \]

**psn:**

\[ ts \leftarrow 1 \]

\[ \text{for } i = 0..14 \]

\[ s \leftarrow r_0 \oplus r_1 \]

\[ \text{for } j = 1..3 \]

\[ s_{j-1} \leftarrow r_j \]

\[ r_1 \leftarrow x \]

\[ s \leftarrow 2 \cdot s - 1 \]

\[ \text{while } x > T \]

\[ s_{j(0) := 1 - 2 \cdot \text{mod}(\text{floor}(t + \frac{1}{2}), 2)) } \]

\[ x \leftarrow x - T \]

\[ \text{while } x < 0 \]

\[ s_{j := 1 - 2 \cdot \text{mod}(\text{floor}(t + \frac{1}{2}), 2)) } \]

\[ x \leftarrow x + T \]

\[ \text{pm}_j \]

\[ \text{code}(t) := \text{code}(t + \frac{\Delta N}{2}) - \text{code}(t - \frac{\Delta N}{2}) \]

\[ \text{CNO} := 6 + k \cdot 0.1 \]

\[ \text{CNO} = 10^6 \]

\[ \Phi_C := 0 \]

\[ \mu_N := \frac{1}{\sqrt{2.8 \cdot T_s \cdot \text{CNO}}} \quad \nu_N = 0.533 \]

\[ \Lambda(t, t_{RC}, \Phi_0) := \{ \}

\[ \mu_H := 0 \]

\[ \mu_Q := 0 \]

\[ \mu_T := 0 \]

\[ \text{while } t_{RC} \leq T \]

\[ \mu_H := \mu_H + \frac{2}{N - T} \]

\[ \mu_Q := \mu_Q + \frac{2}{N - T} \]

\[ \mu_T := \mu_T + \frac{2}{N - T} \]

\[ u_{ RC } := \frac{T - t_{RC} \cdot \delta}{\delta} \]

\[ \left[ \begin{array}{c} \mu_H \\ \mu_Q \\ \mu_T \\ t_{RC} \end{array} \right] = \left[ \begin{array}{c} \delta \\ \delta \\ \delta \\ -N - T \end{array} \right] \]

\[ \left[ \begin{array}{c} \mu_H \\ \mu_Q \\ \mu_T \\ t_{RC} \end{array} \right] = \left[ \begin{array}{c} \delta \\ \delta \\ \delta \\ -N - T \end{array} \right] \]
Mathcad simulations of PSK and BOC

\[ k_0C = 0.114 \quad k_0q = 0.2 \quad k_1b = 0.095 \]

\[ \Phi(\text{SwIQ}, \text{SwQI}, \text{tRC}, \Phi_R) = \begin{cases} 
X & \leftarrow A(t_1, t_{RC}, \Phi_R) \\
\text{d} & \leftarrow \text{sign}(X_0) \\
\text{wIQ} & \leftarrow X_1 d \\
\text{wQI} & \leftarrow X_2 d \\
\text{SwIQ} & \leftarrow \text{SwIQ} + \text{wIQ} \\
\text{SwQI} & \leftarrow \text{SwQI} + \text{wQI} \\
\text{t}_T & \leftarrow X_3 \\
\text{tRC} & \leftarrow X_4 + k_0q^2 \text{wIQ} \\
\phi_R & \leftarrow X_5 + k_0q^2 \text{wQI} + k_1b \text{SwIQ} \\
\end{cases} 
\]

\[ \left( \begin{array}{c} \text{SwIQ} \\
\text{SwQI} \\
\text{t}_T \\
\text{tRC} \\
\phi_R \end{array} \right) = \Phi \left( \left( \begin{array}{c} \text{SwIQ}_{k-1} \\
\text{SwQI}_{k-1} \\
\text{t}_{T_{k-1}} \\
\text{t}_{RC_{k-1}} \\
\phi_{R_{k-1}} \end{array} \right) \right) 
\]

\[ k \text{ vs. } \left( \frac{\text{t}_{T_{k-1}} - \text{t}_{RC_k}}{\phi_{R_{k-1}} - \phi_C} \right) 
\]

B-4
C  Analogue and digital DLL formulas

This appendix was kindly supplied by Dr Hodgart and provides the formulas used to simulate additive noise to GNSS signals.

C.1  Introduction

Necessary formulas for the triple loop PLL + SLL + DLL are presented derived by inference from real time pulse detection.

Suggested nomenclature
PLL phase lock loop for carrier (may be replaced by FLL)
SLL subcarrier lock loop
DLL delay lock loop – for tracking the code

The loop creates two time estimates – one from the DLL effectively ignoring the subcarrier modulation.

We simplify first by just looking at the low pass waveforms – carrier phase analysis is ignored.

Instead of a code sequence \( a(t) \) we have a BOC sequence

\[
\begin{align*}
    b(t - \tau) &= a(t - \tau) \times s(t - \tau) \\
\end{align*}
\]

where \( s(t) \) is a squared up sine wave (or an actual sinewave in LOC).

Because of necessity to describe noise at various points we have had to change symbols to describe input.

Our actual signal input is the in-phase channel only here

\[
\begin{align*}
    y_1(t) &= Ab(t - \tau) + v_1(t) \\
\end{align*}
\]

which the SLL and the DLL then test with independent delay estimates

\[
\begin{align*}
    z_1(\hat{\tau}, \tau) &= \frac{1}{T_G} \int_0^{T_G} y_1(t) \times \left( s(t - \hat{\tau}) \times a(t - \hat{\tau}) \right) \times \left( s(t - \tau) \times a(t - \tau) \right) \ dt \\
\end{align*}
\]

where

\[ \text{C-1} \]
\[ \tilde{a}(t) = a\left(t + \frac{T_D}{2}\right) - a\left(t - \frac{T_D}{2}\right) \]  

C-4

The correlation

\[ \frac{1}{T_G} \int_0^{T_G} a(t - \tau) \tilde{a}(t - \hat{\tau}) d\tau = \Lambda(\hat{\tau} - \tau) \]  

C-5

where \( \Lambda \) has usual width +/- \( T_C \) and unit height. Also form the correlation

\[ \frac{1}{T_G} \int_0^{T_G} a(t - \tau) \tilde{a}(t - \hat{\tau}) d\tau = \Lambda_V(\tau - \hat{\tau}) \]  

C-6

and gives a discriminator characteristic.

With conventional gate width \( T_D = T_C \), then discriminator slope = \( 2/T_C \).

Looking at actual outputs

\[ \varepsilon_{IIQ} = \frac{A}{T_G} \int_0^{T_G} a(t - \tau) \tilde{a}(t - \hat{\tau}) d\tau + \frac{1}{T_G} \int_0^{T_G} u(t) \tilde{a}(t - \hat{\tau}) d\tau = A\Lambda_V(\tau - \hat{\tau}) + w_{IIQ} \]  

C-7

where \( \Lambda_V \) has slope \( 2/T_C \) after setting gate width \( T_D = T_C \).

Knowing that the loops are able to proceed independently we can in theory set \( \tau^* = \tau \) and consider variation of above as only between \( \tau^* \) and \( \tau \)

\[ \varepsilon_{III} \left( \tau^* = \tau, \hat{\tau} \right) = \frac{A}{T_G} \int_0^{T_G} a(t - \tau) \times \tilde{a}(t - \hat{\tau}) d\tau + \frac{1}{T_G} \int_0^{T_G} u(t) \times \tilde{a}(t - \hat{\tau}) d\tau \]  

C-8

\[ \varepsilon_{III} \left( \tau^* = \tau, \hat{\tau} \right) = AA(\tau) + w_{III} \]  

C-9

or

\[ \varepsilon_{III} \left( \tau^* = \tau, \hat{\tau} \right) = AA(\tau) + w_{III} \]  

C-10

\[ \varepsilon_{IIQ} \left( \tau^* = \tau, \hat{\tau} \right) = \frac{A}{T_G} \int_0^{T_G} a(t - \tau) \times \tilde{a}(t - \hat{\tau}) d\tau + \frac{1}{T_G} \int_0^{T_G} u(t) \times \tilde{a}(t - \hat{\tau}) d\tau \]  

C-11
Or

\[ z_{\text{H}}(\tau deleted, \tau deleted) = A \Lambda(t) + w_{\text{LQ}} \]  

which allows the evaluation of error exactly as if this was PSK transmission.

The system representation may be shown as: 

\[ A \Pi(t) \]

\[ z_{\text{H}}(t) = A \Lambda(t) + w_{\text{H}}(t) \]

\[ z_{\text{LQ}}(t) = A \Lambda(t) + w_{\text{LQ}}(t) \]
C.2 Linear system equivalent

We specifically identify a rectangular pulse of amplitude $A$ and width $T_C$ in presence of white noise of one-sided density $\eta$. We also set $T_D = T_C$.

This filter representation of the processing system allows an immediate evaluation of timing error. A noise sample $w = w_{\text{wq}}$ converts to a timing error $\varepsilon$ by the elementary relation of reflection though the slope $dz/dt$ on the zero crossing in $z$.

$$\varepsilon = \frac{w}{dz/dt}$$  \hspace{1cm} \text{C-13}

and the mean square timing jitter

$$\Sigma^2 = \langle \varepsilon^2 \rangle = \langle w^2 \rangle \left( \frac{dz}{dt} \right)^2$$  \hspace{1cm} \text{C-14}

The basic system theory which is needed is simply to know that the mean square noise out of the filter

$$\langle w^2 \rangle = \frac{\eta}{2} \times \int \Delta h(t)^2 \, dt \hspace{1cm} \text{C-15}$$

$$= \frac{\eta}{2} \times \int (h(t) - h(t - T_C))^2 \, dt$$

$$= \frac{\eta}{2} \times 2 \times \left( \frac{1}{T_C} \right)^2 T_C$$

Then

$$\langle w^2 \rangle = \frac{\eta}{T_C}$$  \hspace{1cm} \text{C-16}

and since $dz/dt = 2A/T_C$ we get
The custom exists in the literature of normalising the timing jitter to a chip length. (This practice can lead into difficulties when it comes to comparing PSK with BOC). However to ensure consistency with this approach let us now define and now express a timing jitter normalised to the chip length

\[ \sigma^2 = \frac{\Sigma^2}{T_C^2} = \frac{1}{4T_C} \times \frac{A^2}{\eta} \]

A reduced delay time \( T_D < T_C \) may be able to achieve a reduced timing jitter. Then

\[ \sigma^2 = \frac{\Sigma^2}{T_C^2} = \frac{1}{4T_C} \times \frac{A^2}{\eta} \]

where by usual convention the normalised delay

\[ \Delta = \frac{T_D}{T_C} \]

which may be less than unity (but not greater).

C.3 Signal averaging

Let there be signal averaging over \( K \) pulses. Then the timing error reduces to

\[ \sigma^2 = \frac{1}{4KT_C} \times \frac{\Delta}{A^2/\eta} \]

Now the product \( KT_C \) = the total transmission time – the total period over which the notional pulse transmitter is equivalent to an averaging or processing time = \( T \)

\[ \sigma^2 = \frac{1}{4T} \times \frac{\Delta}{A^2/\eta} \]

C.4 Digital loop analysis

A practical system employs sampling at an interval we shall call here \( \delta \).

In simulation and reality let there be samples \( y_i[t] \) at sample intervals \( \delta \). Code correlation time \( T_d \)
Number of samples per code
\[ n_G = \frac{T}{\delta} \]  

Sample number \( n_G \) is not an integer

Add noise samples \( \nu[l] = \nu_i[l] \) with an rms value \( \sigma^2_\nu = \frac{\eta}{2\delta} \)

We synthesise therefore
\[ y_1[l] = A b(t_i - \tau) + \nu_1[l] \]  

We need also to identify a code integration time \( T_G \) (\( G \) for GOLD) this being span of minimum time in which to run a correlation.

We shall ignore carrier recovery – which we can.

Ignoring presence and interaction of SLL is allowed in the limiting case with small deviations

where
\[ z_{III} = \frac{1}{n_G} \sum_{i=1}^{n_G} y_1[l] a(t_i - \hat{\tau}) \]  

which approximates the correlation
\[ z_{III} = \frac{1}{T_G} \int_0^{T_G} y_1(t) a(t - \hat{\tau}) dt \]  

As shown above
\[ z_{III} = A \Lambda (\tau - \hat{\tau}) + \nu \]  

\[ z_{IIQ} = \frac{1}{n_G} \sum_{i=1}^{n_G} x_i \tilde{a}(t_i - \hat{\tau}) \]  

which approximates the correlation
\[ z_{IIQ} = \frac{1}{T_G} \int_0^{T_G} x(t) \tilde{a}(t - \hat{\tau}) dt \]
C.5 Loop operation

Simplify noise notation \( w_k = w_{t_0}[k] \)

On completion of one correlation (in time \( T_G \)) the loop estimate of time delay is updated

\[
\hat{\tau}_{k+1} = \hat{\tau}_k + \left( A \hat{\tau}_k - \hat{\tau}_k \right) + w_k \times k_{0C}
\]

or in linear region

\[
\hat{\tau}_{k+1} = \hat{\tau}_k + \frac{2A}{T_C} \times (\hat{\tau}_k - \hat{\tau}_k) + w_k \times k_{0C}
\]

Let actual time delay \( \tau_k = 0 \) then we are looking at an error

\[
e_{k+1} = (1 - \rho_C) e_k + k_{0C} w_k
\]

after defining

\[
\rho_C = \frac{2A}{T_C} \times k_{0C}
\]

this is a classic 1\textsuperscript{st} order IIR filter

The mean square absolute timing error

\[
\Sigma^2_{DLL} = \langle e^2 \rangle = \frac{\rho_C}{2 - \rho_C} \times \left( \frac{T_C}{2A} \right)^2 \times \langle w^2 \rangle
\]

or after normalising and identifying

\[
\sigma^2_{DLL} = \langle e^2 \rangle = \frac{\rho_C}{2 - \rho_C} \times \left( \frac{1}{2A} \right)^2 \times \frac{\eta}{T_G}
\]

comparison of the various formulas then identifies an overall averaging time

\[
\frac{2 - \rho_C}{\rho_C} T_G = \frac{2 - \frac{2A k_{0C}}{T_C}}{2A k_{0C}} \times T_G = \left( \frac{T_C}{A k_{0C}} - 1 \right) T_G
\]

Substituting in (C-35) after inverting and with \( \Delta = 1 \) then

\[
\frac{1}{\sigma^2_{DLL}} = 4 \times A^2 \times \frac{\eta}{T_G} \times \left( \frac{T_C}{A k_{0C}} - 1 \right)
\]
Then standard theory finds for the input noise
\[ \sigma_v^2 = \frac{\eta}{2\delta} \]  
\[ \]  
Therefore given in loop simulation \( A, \sigma_v, \delta, T_c, T_G, k_{ic} \) then
\[ \frac{1}{\sigma_{DLL}^2} = 2 \times \frac{A^2}{\sigma_v^2} \times \frac{T_G}{\delta} \times \left( \frac{T_c}{Ak_{IC}} - 1 \right) \]
\[ \]  
C.6 Conversion from RF system

In down conversion from an r.f channel there are by convention in phase and quadrature channels. We may generalise to
\[ x_i(t) = A \cdot \Re(t - \tau) \cos(\phi) + u_i(t) \]
\[ x_q(t) = A \cdot \Re(t - \tau) \sin(\phi) + u_q(t) \]
\[ \]  
C.7 Informal comparison with coherent DLL systems
In a coherent system we can assume \( \phi = 0 \)
Our result is directly convertible into RF equivalent of input carrier power \( C \propto A^2 \)
and noise density \( N_0 \propto \eta \)
\[ \sigma_{DLL}^2 = \frac{1}{4T} \times \frac{\Delta}{C / N_0} \]
\[ \]  
We can match the above to well-established analyses.
It is in the nature of CDMA using the Gold code to be able to achieve the same effect as sending one pulse by a continuous code. So in L1 the effect of the transmission of 1023 chips organised in a code over 1 msec is to achieve $K = 1023$ in just $T = 1$ msec. This is the great advantage of using a code. $T$ can therefore be interpreted as the total elapsed time over which that the signal is available.

But a practical DLL system the averaging time is extended by employing a loop of (one-sided) bandwidth $B_L$ which has an averaging time $T = 1/2B_L$. Therefore

$$\sigma^2_{DLL} = \frac{B_L A}{2C/N_0}$$  \hspace{1cm} (C.42)

In our PSK systems presently set conservatively $A = 1$ - however there is more to it than that.

In principle one can reduce $D$ to achieve greater accuracy - but always assuming that the bandwidth $W$ in the system is capable of supporting the necessary sharpness of pulses (both transmitter and receiver).

On a code demand basis - the same $T_C$ comparing PSK and BOC we can accept that the BOC system does demand an increased bandwidth and system bandwidth allocation.

A fair comparison against PSK then allows that PSK system to improve its accuracy by reducing $D$.

C.8 Comparison with digital loop

Then standard theory finds for the input noise

$$\sigma^2_v = \frac{\eta}{2\delta}$$  \hspace{1cm} (C.43)

Therefore to match a given $C/N_0$ in the analogue r.f world choose $A$ and $\sigma_v$ such that

$$\frac{A}{\sigma_v} = \sqrt{2\times 8 \times \left(\frac{C}{N_0}\right)}$$  \hspace{1cm} (C.44)
C.9 Time estimate error from the SLL

Equally we can in theory set $\hat{\tau} = \tau$ and consider variation of above as only between $\hat{\tau}$ and $\tau$ within the SLL

$$z_{IQI}(\hat{\tau}^*, \hat{\tau} = \tau) = \frac{A}{T_G} \int_0^{T_G} s(t - \tau) \times \bar{s}(t - \hat{\tau}) dt + \frac{1}{T_G} \int_0^{T_G} v_t(t) \times \bar{s}(t - \hat{\tau}) dt$$ C-45

or

$$y_{IQI}(\hat{\tau}^*, \hat{\tau}^\prime = \tau) = A \times n(t) + \frac{1}{T_G} \int_0^{T_G} v_t(t) \times \bar{s}(t - \hat{\tau}) dt$$ C-46

$$y_{IQI}(\hat{\tau}^*, \hat{\tau}^\prime = \tau) = A \times n(t) + w_{IQI}$$

which allows evaluation of error exactly as if this was a simple correlation from DLL.

This is easily evaluated directly from the correlation equations where $s(t)$ is the squarewave function as shown with the noiseless output below
Analogue and digital DLL formulas

\[
\frac{dc}{d\tau} = \frac{2A}{T_S}
\]

and noise output

\[
\langle w_{IQ}^2 \rangle = \frac{n}{2T}
\]

Therefore mean square timing jitter -normalised to sub-chip \( T_S \)

\[
\sigma^2_{SLL} = \frac{\sum^2}{T_S^2} = \frac{1}{8T} \left( \frac{A^2}{n} \right)
\]

or in rf equivalent within a loop bandwidth \( B_L \)

\[
\sigma^2_{SLL} = \frac{B_L}{4C/N_0}
\]

C.10 Loop operation

On completion of one correlation (in time \( TG \)) the loop estimate of time delay is updated.

Simplify noise notation \( w_k = w_{IQ}[k] \)

\[
\hat{\tau}_{k+1}^* = \hat{\tau}_k^* + (M(\hat{\tau}_k^* - \hat{\tau}_k) + w_k) \times k_{os}
\]

or in linear region
Analogue and digital DLL formulas

\[ \hat{\tau}_{k+1} = \hat{\tau}_k + \left( \frac{2A}{T_S} \right) (T - \hat{\tau}_k + \hat{\tau}_k) + w_k \]

Let actual time delay \( \tau_k = 0 \) then we are looking at an error

\[ e_{k+1} = (1 - \rho) e_k + k_{05} w_k \]

after defining

\[ \rho_S = \frac{2A}{T_S} \times k_{05} \]

this is again a classic 1\textsuperscript{st} order IIR filter.

The mean square absolute timing error

\[ \Sigma_{SLL}^2 = \langle e^2 \rangle = \frac{\rho_S}{2 - \rho_S} \times \left( \frac{T_S}{2A} \right)^2 \times \langle w_{IQI}^2 \rangle \]

or after normalising and identifying

\[ \sigma_{SLL}^2 = \langle e^2 \rangle = \frac{\rho_S}{2 - \rho_S} \times \left( \frac{1}{2A} \right)^2 \times \frac{\eta}{2T_G} \]

Comparison of the various formulas then identifies an overall averaging time

\[ \frac{2 - \rho_S}{\rho_S} \times T_G = \frac{2 - 2 Ak_{05}}{2 A k_{05}} \times \frac{T_S}{T_G} = \left( \frac{T_S}{Ak_{05}} - 1 \right) T_G \]

Substituting in (C-56) after inverting

\[ \frac{1}{\sigma_{SLL}^2} = 8 \times A^2 \times \left( \frac{T_S}{Ak_{05}} - 1 \right) \times \frac{\eta}{T_G} \]

Then standard theory finds for input noise

\[ \sigma_v^2 = \frac{\eta}{28} \]

C-12
Analogue and digital DLL formulas

Therefore given in loop simulation $A$, $\sigma_v$, $\delta$, $T_c$, $T_g$, $k_{ds}$ then

$$\frac{1}{\sigma^2_{SLL}} = 4 \times A^2 \times \frac{T_g}{\sigma^2_v} \times \frac{T}{A k_{ds}} - 1$$

C.11 Symbol list for Appendix C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\tilde{s}(t)$</td>
<td>orthogonal subcarrier</td>
</tr>
<tr>
<td>$A$</td>
<td>amplitude</td>
</tr>
<tr>
<td>$a(t)$</td>
<td>Gold code sequence $a = +1$ or $-1$</td>
</tr>
<tr>
<td>$\tilde{a}(t)$</td>
<td>quasi orthogonal function obtained from subtracting so-called late gate from early gate</td>
</tr>
<tr>
<td>$b(t)$</td>
<td>BOC or LOC modulation product of $a(t)$ and sub-carrier</td>
</tr>
<tr>
<td>$C$</td>
<td>carrier power</td>
</tr>
<tr>
<td>$d$</td>
<td>a data value $e = (-1, +1)$</td>
</tr>
<tr>
<td>$e$</td>
<td>various kinds of signal processing error</td>
</tr>
<tr>
<td>$k_{oc}$</td>
<td>DLL loop gain</td>
</tr>
<tr>
<td>$k_{os}$</td>
<td>SLL loop gain</td>
</tr>
<tr>
<td>$m$</td>
<td>sub-carrier frequency (Hz)</td>
</tr>
<tr>
<td>$r(t)$</td>
<td>LO reference</td>
</tr>
<tr>
<td>$s(t)$</td>
<td>sub-carrier sequence $s = +1$ or $-1$</td>
</tr>
<tr>
<td>$S_{\text{sin}}(\Omega t)$</td>
<td>'squared up' sub-carrier $s(t)$</td>
</tr>
<tr>
<td>$T_c$</td>
<td>chip time</td>
</tr>
<tr>
<td>$T_a$</td>
<td>correlation time</td>
</tr>
<tr>
<td>$T_g$</td>
<td>sub chip time</td>
</tr>
<tr>
<td>$x(t)$</td>
<td>incoming signal on carrier</td>
</tr>
<tr>
<td>$y(t)$</td>
<td>signal expressed as equivalent I and Q</td>
</tr>
<tr>
<td>$z$</td>
<td>a correlation output obtained on completion of correlation time</td>
</tr>
<tr>
<td>$\Lambda$</td>
<td>idealised symbol to represent triangular output correlation shape</td>
</tr>
<tr>
<td>$\Lambda_V$</td>
<td>invented symbol representing the quasi-differentiation of $\Lambda$</td>
</tr>
<tr>
<td>$\Omega$</td>
<td>sub-carrier frequency in rad/sec</td>
</tr>
<tr>
<td>$k_{pk}$</td>
<td>noise like cross correlation of competing Gold codes with orthogonal reference</td>
</tr>
<tr>
<td>$k_{pk}$</td>
<td>noise like cross correlation of competing Gold codes with reference</td>
</tr>
<tr>
<td>$\delta$</td>
<td>sampling interval</td>
</tr>
<tr>
<td>$e$</td>
<td>timing error on a slope discrimination</td>
</tr>
<tr>
<td>$\sigma_v$</td>
<td>Standard deviation of additive white Gaussian noise on the received signal</td>
</tr>
<tr>
<td>$\phi$</td>
<td>a phase shift on that carrier. By implication $\phi = \phi(t)$ is time varying - but we do not show this dependence for clarity. The rate of change $d\phi/dt = \omega$ is a Doppler shift.</td>
</tr>
<tr>
<td>$\dot{\phi}$</td>
<td>earlier or later phase shift in adjacent block</td>
</tr>
<tr>
<td>$\ddot{\phi}$</td>
<td>test or trial phase shift</td>
</tr>
<tr>
<td>$\dddot{\phi}$</td>
<td>earlier or later phase shift estimate in adjacent block</td>
</tr>
<tr>
<td>$\tau$</td>
<td>the delay time to be best estimated which is the navigational basic information</td>
</tr>
<tr>
<td>$\dot{\tau}$</td>
<td>test or trial delay</td>
</tr>
<tr>
<td>$\ddot{\tau}$</td>
<td>trial or test time delay on sub-carrier</td>
</tr>
<tr>
<td>$\omega$</td>
<td>Doppler shift on carrier</td>
</tr>
<tr>
<td>$\omega$</td>
<td>test or trial delay Doppler shift</td>
</tr>
<tr>
<td>$\omega_0$</td>
<td>the nominal carrier frequency (actually down converted)</td>
</tr>
</tbody>
</table>
D Setting loop parameters in practice

It is essential that GNSS receiver designers take into account the amplitude dependence of the different discriminators used in GNSS tracking loops. For this reason a list of all common discriminator for PLLs, FLLs, SLLs and DLLs is given in Chapter 5 and 6 of this thesis. Looking at the SSTL SGR DLL loop can show a good example of the importance of these considerations. Table 5-3 shows the different DLL loop discriminators for PSK signals.

Table D-1, DLL discriminators for PSK signals

<table>
<thead>
<tr>
<th>Discriminator</th>
<th>Error signal</th>
<th>Dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coherent</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_r = w_{IQ} \times w_{II} \approx A^2 \times \cos^2(\phi - \phi') \times \sqrt{A} (\hat{t} - \tau) \times A (\hat{t} - \tau)$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td>Decision-directed</td>
<td>$e_r = w_{IQ} \times \text{sgn}(w_{II})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td>Incoherent</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dot product</td>
<td>$e_r = w_{IQ} \times w_{II} + w_{IQ} \times w_{II}$</td>
<td>Slope proportional to $A^2$</td>
</tr>
<tr>
<td>Decision-directed</td>
<td>$e_r = w_{IQ} \times \text{sgn}(w_{II}) + w_{IQ} \times \text{sgn}(w_{II})$</td>
<td>Slope proportional to $A$</td>
</tr>
<tr>
<td>Power</td>
<td>$e_r = w_{II}^2 + w_{QI}^2 - w_{II}^2 - w_{QI}^2$</td>
<td>Slope proportional to $A^2$</td>
</tr>
</tbody>
</table>

The SGR DLL loop uses a dot-product discriminator, which imposes a very small amount of loading on the receiver's microprocessor but has an $A^2$ dependence. The loop is first order with Doppler aiding from the carrier-tracking loop, which can be written as (repeat from Chapter 8)

$$\hat{t} = \hat{t} + k_{\phi} \times f_{\phi} + k_{\tau} \times e_r$$  \hspace{1cm} D-1

where

$$k_{\tau} = \frac{K_{\phi} K_{DCA} \Delta}{T_i}$$  \hspace{1cm} D-2
Setting loop parameters in practice

$T_f$ is the time constant of the first order loop, $K_{CD}$ is the gain of the code discriminator and $K_{DCO}$ is the code DCO gain. The natural loop frequency $\omega_n$ and loop bandwidth $B_L$ can then be calculated as follows.

$$\omega_n = \frac{K_{TD} \times K_{DCO}}{T_f}, \quad B_L = \frac{\omega_n}{4} \quad (D-3)$$

The value of $K_{DCO}$ is a constant mapping between the estimated delay error and the required DCO frequency increment. However, setting $K_{CD}$ is more complicated design issue. The normalised dot-product discriminator is shown in Figure 5-11, it delivers a nearly true error between $\pm1/4$ chip of code error. However, this is a normalised plot. In practice this error characteristic has an $A^2$ dependence and therefore expands and contracts with the power of the incoming signal.

![Figure D-1, Dot product discriminator characteristic](image)

It is desirable to avoid normalisation in the receiver tracking loops in order to reduce microprocessor burden. A common practice is to design to loops for optimal performance at the weakest $C/\!N_0$ values to the receiver is likely to experience and define a range of operation through simulation.
Setting loop parameters in practice

For example an early version of the SGR DLL was designed to give a loop bandwidth of 1Hz at a $C/N_0 = 40$ dB-Hz or a signal to noise per correlation (1ms) of 10dB. Therefore, $K_{CD}$ is a constant set to achieve a true error at $C/N_0 = 40$ dB-Hz. However, the discriminator error diverges from the true error above and below this preset value. This has the effect of increasing the effective loop bandwidth for stronger input signal values and decreasing the loop bandwidth for weaker input signal strengths. The effect of input signal strength on loop bandwidth and DLL timing jitter is shown in Figure D-2.

![Figure D-2, SGR DLL loop bandwidth and timing jitter against input $C/N_0$](image)

The changes to loop bandwidth with input $C/N_0$ define limits to the range of reliable receiver operation. Figure D-3 shows the results of subjecting the SGR DLL to increasing strong input signal levels. The timing jitter remain around 1m (predicted by Figure D-2), however at around $C/N_0 = 54$ dB-Hz the loop begins to oscillate giving large timing errors (>50 m).
The above example shows the importance of DLL amplitude dependence, although this issue is of equal importance to PLL, FLL and SLL designs. When using a discriminator with any kind of amplitude dependence, extreme care must be taken by the designer to insure the receiver will not be operating outside its reliable range. Clearly using normalised discriminators, which remove the amplitude dependence, is essential for high reliability application. However, if the receiver hardware will not support this, loop designs with consideration of the receiver's future environment of operation are required.
### E  Choosing a bump jumping threshold

GNSS BOC receivers operating the *bump-jumping* (BJ) algorithm must identify a BJ threshold. This threshold should be set high enough so that when the receiver is tracking the central BOC correlation peak occasional noise induced increments of the very early, VE or very late VL counters will never exceed this value. This would trigger a *false alarm* and actually cause the receiver to action a jump away from the valid tracking state.

In order to determine this threshold we first followed the approach of [Fine and Wilson 1999], assuming uncorrelated VE, P and VL correlations with random Gaussian noise on each on each correlation. In order to identify our results with this paper we consider in-phase correlations with a signal to noise per correlation of $S/N_t = 10$ dB and a BOC($2xf_c$, $f_c$) signal (see Figure E-1).

![Figure E-1, BOC($2xf_c$, $f_c$) false-lock example with BJ gates](image)

The Mathcad simulation program for uncorrelated noise samples is shown in Figure E-2. The worse case of many trials identifies a threshold of 8 (see Figure E-3) which corresponds to the analysis and threshold choice in [Fine and Wilson 1999].
Choosing a bump jumping threshold

\[ y_0 := -0.75 \quad \gamma_0 = 1 \quad z_0 := -0.75 \quad N_{\text{max}} = 1000 \quad \nu_{e0} := 0 \quad \nu_{l0} := 0 \quad \sigma := \frac{1}{\sqrt{10}} \]

\[ x^*_k := \text{rnorm}(N, y_0, \sigma) \quad y^*_k := \text{rnorm}(N, \gamma_0, \sigma) \quad z^*_k := \text{rnorm}(N, z_0, \sigma) \]

\[ k := 1..N - 1 \]

\[ f(ve, x, y, z) := \begin{cases} ve + 1 & \text{if } (|x| > |y|) \land (|x| > |z|) \\ ve - 1 & \text{if } (|y| > |x|) \land (|y| > |z|) \\ ve & \text{if } ve < 0 \end{cases} \]

\[ g(\nu, x, y, z) := \begin{cases} \nu + 1 & \text{if } (|z| > |y|) \land (|z| > |x|) \\ \nu - 1 & \text{if } (|y| > |x|) \land (|y| > |z|) \\ \nu & \text{if } \nu < 0 \end{cases} \]

\[ x^*_{k+1} := f(ve_{k-1}, y_{k-1}, z_{k-1}, z_{k-1}) \]

\[ y^*_{k+1} := g(\nu_{k-1}, x_{k-1}, y_{k-1}, z_{k-1}) \]

\[ \muE := \text{mean}(ve) \]
\[ \muE = 0.678 \]
\[ \muL := \text{mean}(\nu) \]
\[ \muL = 0.485 \]

Figure E-2, Simulation of BJ threshold with uncorrelated noise samples
Choosing a bump jumping threshold

However, as identified by Dr Hodgart, the noise samples are in fact strongly correlated which actually improves the performance of the BJ algorithm. For BOC(2xfc,fc) the correlation coefficient between noise separated by Ts and therefore between VE and P and between VL and P is \( \rho = -0.75 \). The correlation coefficient of noise between the VE and VL samples is \( \rho = -0.5 \). For simulation an easy way to create the three correlated noise samples, \( n_x, n_y, \) and \( n_z \), from three uncorrelated noise samples \( u, v \) and \( w \) is by linear combination as:

\[
\begin{align*}
  n_x &= +u - v - w \\
  n_y &= +u + v + w \\
  n_z &= -u + v - w
\end{align*}
\]

where

\[
\begin{align*}
  \langle u^2 \rangle &= \frac{\sigma^2}{8} \\
  \langle v^2 \rangle &= \frac{\sigma^2}{8} \\
  \langle w^2 \rangle &= \frac{3\sigma^2}{4}
\end{align*}
\]

The Mathcad simulation program for uncorrelated noise samples is shown in Figure E-4. The resulting worse case noise induced count values for correlated noise are shown in Figure 5-26, which finds a required threshold of 5.
Choosing a bump jumping threshold

\[ x_0 := -0.75 \quad y_0 := 1 \quad z_0 := -0.75 \quad N := 1000 \quad v_{c0} := 0 \quad v_{l0} := 0 \quad \sigma := \frac{1}{\sqrt{10}} \]

\[ u := \text{norm}(N, 0, \frac{\sigma}{\sqrt{8}}) \quad v := \text{norm}(N, 0, \frac{\sigma}{\sqrt{8}}) \quad w := \text{norm}(N, 0, \frac{\sigma}{\sqrt{4}}) \]

\[ k := 1 \ldots N - 1 \]

\[ \Delta := u - v - w \quad \Delta := u + v + w \quad \Delta := -u + v - w \]

\[ \frac{1}{\sigma^2 (N - 1)} \left[ \sum_k \{x_k y_k \} \right] = -0.768 \quad \frac{1}{\sigma^2 (N - 1)} \left[ \sum_k \{y_k z_k \} \right] = -0.756 \]

\[ \frac{1}{\sigma^2 (N - 1)} \left[ \sum_k \{x_k z_k \} \right] = 0.511 \]

\[ x := x - 0.75 \quad y := y + 1 \quad z := z - 0.75 \]

\[ f(ve, x, y, z) := \begin{cases} ve := ve + 1 & \text{if } (|x| > |y|) \land (|x| > |z|) \\
ve := ve - 1 & \text{if } (|y| > |x|) \land (|y| > |z|) \\
ve := 0 & \text{if } ve < 0 \\
ve \end{cases} \]

\[ g(vl, x, y, z) := \begin{cases} vl := vl + 1 & \text{if } (|x| > |y|) \land (|z| > |x|) \\
vl := vl - 1 & \text{if } (|y| > |x|) \land (|y| > |z|) \\
vl := 0 & \text{if } vl < 0 \\
vl \end{cases} \]

\[ \chi_{k} := f(ve_{k-1}, x_{k-1}, y_{k-1}, z_{k-1}) \]

\[ \chi_{k}^{l} := g(vl_{k-1}, x_{k-1}, y_{k-1}, z_{k-1}) \]

\[ \mu_E := \text{mean}(ve) \]

\[ \mu_E = 0.19 \]

\[ \mu_L := \text{mean}(vl) \]

\[ \mu_L = 0.217 \]

Figure E-4, Simulation of BJ threshold with correlated noise samples
Choosing a bump jumping threshold

Figure E-5, Worse case VE and VL count values for $BOC(2f_{_C}, f_{_C})$ with correlated noise samples, signal to noise of 10 dB per correlation.
F  Digital Noise Synthesis

This appendix was kindly supplied by Dr Hodgart and provides the formulas necessary to synthesise additive noise in GNSS signal generators.

F.1  Introduction

The aim is to create a simulation on a transmitter of electrical noise to be added to an encoded GNSS signal and then together to be converted into a representation of an analogue signal at a given intermediate frequency $f_0$. The proposed system in the following analogue representation is

![Figure F-1, Noise synthesis](image)

Precision to the concept is provided by an arithmetic/algebraic representation. We take the GPS transmission known as 'L1' as an example, which generates a 'code chip' every 1/1.023 µsec. Notation here for each code chip is $a[k]$, counting continuously in $k$. Allowed values of $a[k]$ acknowledge its bipolarity i.e. two possible integer values $-A$ or $+A$.

The chip sequence is periodic in a count 1023. So $a[k] = a[n \times 1023 + k]$ where $n$ is any integer. This periodicity is not relevant in the following analysis.
We use the example of the SSTL Galileo signal generator, which creates an i.f. of frequency \( f_0 = 60 \times 1.023 = 61.38 \text{ MHz} \). Therefore, in the absence of synthetic added noise, a multi-rate sequence must be created as in

\[
\begin{align*}
    b[k] &= a[k/120] \\
    c[k] &= b[k] \times (-1)^k
\end{align*}
\]

where the \([\ ]\) notation always means 'integer' or 'floor' to what may be a real number. So

\[ a[119/120] = a[0] \]

but

\[ a[121/120] = a[1] \]

So here

\[ c[0] = a[0] \]
\[ c[1] = -a[0] \]

up to

\[ c[119] = -a[0] \]

then

\[ c[120] = a[1] \]

and so on

Each code chip in this proposal is transmitted therefore in a sequence of alternating 120 samples - so creating the 'digital' equivalent of an IF at 60 times the code rate.

We will define a sampling rate \( f_s = 2f_0 = 122.76 \text{ MHz} \).

\section*{F.2 Adding noise}

The proposal is to add an integer noise sequence. The particular suggestion here is to create this noise and add it to the signal before multiplication to \( u[k] \). The sequence of samples is \( u[0], u[1] \ldots u[k] \) where each sample is uncorrelated to any other sample.
Digital Noise Synthesis

The probability distribution is quasi-Gaussian with a known standard deviation $\sigma$ (which need not be integer).

The aim is to create a pseudo noise sequence which will reproduce a precisely calculated $C/N_0$ in a bench test transmission to a receiver.

The proposal here is to create a variable rate noise sequence to be added to the code but before multiplication. So write for example

\begin{align*}
  b[k] &= a[k/120] + u[k/2] \\
  c[k] &= b[k] \times (-1)^k 
\end{align*}

which equation says to add noise on every sample but only update it every other sample - i.e. at the rate of 61.38 MHz.

At the other extreme we could write

\begin{align*}
  b[k] &= a[k/120] + u[k/120] \\
  c[k] &= b[k] \times (-1)^k 
\end{align*}

which equation says to add noise on every sample but only update it on a new code bit i.e. at a rate of 1.023 MHz.

Define a sampling rate to code rate ratio $K_{SC} = f_S/f_C$ and in general write

\begin{align*}
  b[k] &= (a[k / K_{SC}] + u[k / K_N]) \\
  c[k] &= b[k] \times (-1)^k 
\end{align*}

where $K_N$ is a decimation factor (and must be divisible into the sampling to code rate ratio (which here is $K_{SC} = 120$).

Define also a noise update rate

\[ f_N = \frac{f_S}{K_N} \]

and since

\[ f_S = K_{SC} f_C \]
Digital Noise Synthesis

\[ f_N = \left( \frac{K_{SC}}{K_N} \right) f_C \]  
\[ F-9 \]

Examples

\[ 61.38 = \left( \frac{120}{2} \right) \times 1.023 \quad 6.138 = \left( \frac{120}{20} \right) \times 1.023 \quad 1.023 = \left( \frac{120}{120} \right) \times 1.023 \]

F.3 Achieved C/N_0

On every independent sample then the signal to noise is

\[ \gamma^2 = \frac{A^2}{\sigma^2} \]  
\[ F-10 \]

where \( \sigma \) is the rms value of the synthesised noise. For an 8-bit representation the optimum value will be around \( \sigma = 40 \) units allowing deviations of near \( \pm 3\sigma \). For an update rate \( f_N \), then in an observation interval \( T_L \), there will be an effective number of averages = \( f_N T_L \) and the achieved signal to noise will be

\[ \gamma^2 = \frac{A^2}{\sigma^2} \times f_N T_L \]  
\[ F-11 \]

From standard theory it can be shown that in an equivalent analogue world with a white noise of density \( N_0 \) the achieved signal to noise in a coherent receiver

\[ \gamma^2 = \frac{2A^2 T_L}{N_0} = 2 \times \frac{C}{N_0} \times T_L \]  
\[ F-12 \]

Therefore the effective carrier to noise density ratio

\[ \frac{C}{N_0} = \frac{2A^2 f_N}{\sigma^2} \]  
\[ F-13 \]

or in terms of the sampling frequency \( f_S \) and decimation factor \( K_N \)

\[ \frac{C}{N_0} = \frac{2}{K_N} \times \frac{A^2 f_S}{\sigma^2} \]  
\[ F-14 \]
F.4 Effective v. actual carrier to noise density ratio

This formula (F-13) computes a value which is double that worked out by Fourier Analysis in a first draft of this note. Allowing for up conversion and a comparison of the carrier power against the noise density at the carrier frequency it is found that

$$\frac{C}{N_0} = \frac{A^2 f_N}{\sigma^2} \tag{F-15}$$

The question then is which formula is correct? The answer is that both are! Equation F-15 is the actual $C/N_0$ after up-conversion while Equation F-13 is the effective $C/N_0$ after up-conversion. The explanation of these different meanings is that the noise which is synthesised by this method is not a true synthesis of normal thermal noise - because upper and lower sidebands are inherently correlated.

F.5 Example implementation

Set a minimum possible value to $A = 1$ and a likely maximum to $\sigma = 40$ (allowing Gaussian noise with an excursion of $\pm 3\sigma$ in range $\pm 128$). Initially we choose a rapid noise update rate of $f_N = 61.38$ MHz. This defines a decimation factor $K_N = 2$ for $f_S = 122.76$ MHz. Noise is updated every two samples of the time sequence. Then $C/N_0$ calculates here to

$$\frac{C}{N_0} = \frac{222.76}{40^2} \times 10^6 = 76.7\times10^3 \text{ Hz} \tag{F-16}$$

or 48.8 dB-Hz

This is actually rather a high value. We should be able to synthesis down to at least a 'representative minimum' of say 38 dBHz, which is 10.8 dB down on this. And if we really want to test performance of the receiver we shall need to go even lower. With our current proposal this is no problem. So for example with a reduced noise update rate $f_N = 6.138 \times 10^6$ and therefore a decimation factor of 20 then

$$\frac{C}{N_0} = \frac{2}{20} \times \frac{122.76}{40^2} \times 10^6 = 2 \times \frac{6.138}{40^2} \times 10^6 = 7.67\times10^3 \text{ Hz} \tag{F-17}$$

or 38.8 dB-Hz
Even lower update rate $f_N = 1.023 \times 10^6$ and therefore a decimation factor of $K_N = 120$ finds that

$$\frac{C}{N_0} = \frac{2}{120} \times \frac{122.76 \times 10^6}{40^2} = 2 \times \frac{1.023 \times 10^6}{40^2} = 1.28 \times 10^3 \text{ Hz}$$

or 31.1 dB-Hz

In this scenario then there are many options in setting the decimation value. For $K_{SC} = 120$ then possible values

$K_N = \{2, 3, 4, 5, 6, 8, 10, 12, 15, 20, 30, 40, 60, 120\}$

If we want to go even lower than this then the algorithm needs to be modified so that the noise update rate is slower than the code rate.

F.6 Spectral analysis

Spectral analysis at the highest proposed noise update rate $f_N = 61.38$ MHz shows a pronounced 'skew' of the power density - which does not peak where we want it (although the spot value is correct).

![Spectral analysis graph](image)

**Figure F-2, Power spectrum with $N_D = 2$ noise decimation**

The function being plotted is
where here \( 1/T_0 = 61.38 \text{ MHz} \).

There seems little point in trying to improve on this since the correlation action in the receiver effectively applies a narrow band filter in the order of kHz. In any case with higher decimation factors the spectrum increasingly centralises. For example with an increase to \( K_N = 4 \) the spectrum has already shifted appropriately:

The proposed digital simulation will provide for a highly accurate testing of receiver performance since the noise level is precisely specified.

**F.7 PSK analysis**

The aim is to add a precisely controlled amount of noise to otherwise 'clean' bench-generated GPS signal modulating an IF of 61.38 MHz.

The following analysis is first expressed in terms of standard L1 C/A code GPS.

Consider first a digital baseband construction – called a unit amplitude \( a[k] \) sequence in the appendix - scaled up to an amplitude \( A \). There are 1023 chips following the prescribed code rule in interval \( T = 1 \text{ ms} \).
In the modulator, form a what we call a \( b[ ] \) sequence which — in the absence of noise — consists of 120 repeated samples of each chip. The sample rate \( f_s = 122.76 \) MHz. To form an IF sequence \( c[ ] \) at 61.38 MHz is simply a matter of alternating the sample sequence \( b[ ] \).

The digital noise synthesis consists of adding independent random samples \( u[ ] \) of synthesised Gaussian noise to the \( A \times b[ ] \) sequence. The perceived difficulty for a scheme of fixed sample rate is the difficulty in realising a sufficiently high level of noise. In a digital realisation in amplitude is that minimum signal amplitude is necessary \( A = 1 \) while a typical maximum \( \sigma = 40 \) (allowing Gaussian noise in a range \( \pm 3\sigma \) over 8 bit representation \( \pm 128 \).

Independent noise of r.m.s. value \( \sigma \) could be added on every sample at rate \( f_N = 1.023 \) MHz. to every term in \( A \times b[ ] \).

We can however lower the update rate of noise in the range downward to \( f_N = 1.023 \) MHz by allowed multiples. This has the effect of increasing the effective noise level after demodulation.

Now consider a de-modulation stage where the \( c[ ] \) is sign alternated back to \( b[ ] \) and envisage a correlation stage clocked at 61.38 kHz which processes all the samples. In the case of perfect lock and no noise sequence \( A \times b[ ] \) can be recovered will line up with a unit replica \( b_R[ ] = b[ ] \). Envisage running a correlation over 1 periodic interval \( T = 1 \) msec. In this somewhat impractical scenario there will be a total of \( N = 1023 \times 120 = 122760 \) terms to be summed as in

\[
A[0] = \frac{A}{N} \sum_{0}^{N-1} b[k] b_R[k] = A
\]

In a correlation time \( T \) there are \( f_N T \) independent noise samples.

the achieved signal to noise after correlation depends on the number of independent noise samples within that interval \( T \).

It is easily argued that achieved signal to noise

\[
\gamma^2 = \frac{A^2}{\sigma^2} \times T \times f_N
\]
which is maximum on $f_N = 122.76$ MHz when $f_N T = 122,760$ and is a minimum on $f_N = 1.023$ MHz when $f_N T = 1023$.

This gives us a noise range over 120 : 1. We may note that this is a purely digital argument. This result can be generalized to an extended correlation time $T_L$ defined by a loop response to read

$$\gamma^2 = \frac{A^2}{\sigma^2} \times T_L \times f_N$$  

Comparing then against a standard formula for GPS base band signal in presence of analogue low pass (white approximation) of one-sided density $\eta$

$$\gamma^2 = 2 \times \frac{A^2}{\eta} \times T_L$$  

It can be shown then for a phase locked I channel that equivalently

$$\gamma^2 = 2 \times \frac{C}{N_0} \times T_L$$

where $C$ is the carrier power before demodulation and $N_0$ is the band-pass one sided noise density (white approximation). Therefore we have synthesised a noise channel where

$$\frac{C}{N_0} = \frac{2A^2 f_N}{\sigma^2}$$

F.8 Extension to BOC analysis

A similar argument finds that one can use exactly the same formulas provided an appropriate restriction on range on $f_N$ is observed. It is necessary to have at least one independent noise sample per sub-chip which restricts how low one can go with $f_N$. 

F-9
Example BOC(1,1). Here there are two sub-chips within in one chip of 1/1.023 μs. Therefore lowest allowed value to \( f_N = 2.046 \text{ MHz} \). Highest value is still \( f_N = 122.76 \text{ MHz} \). In spectral terms a 'sub-chip' pulse of noise covers the range ± 2.046 and therefore satisfactorily covers the two main lobes.

![Spectral plots of BOC(1, 1) signal (red) and digital noise (blue)](image)

\[ f_s = 1 \text{ MHz}, f_c = 1 \text{ MHz}, f_N = 2 \text{ MHz} \]

Example BOC(10,5). Lowest allowed \( f_N = \text{subchip rate} = 20.46 \text{ MHz} \). Highest value is still \( f_N = 122.76 \text{ MHz} \). In spectral terms a 'sub-chip' pulse of noise covers the range ± 20.46 MHz and therefore satisfactorily covers the two main lobes.

![Spectral plots of BOC(10, 5) signal (red) and digital noise (blue)](image)

\[ f_s = 10 \text{ MHz}, f_c = 5 \text{ MHz}, f_N = 20 \text{ MHz} \]
### G  FPGA Correlator Registers

<table>
<thead>
<tr>
<th>Register name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>System registers</strong></td>
<td></td>
</tr>
<tr>
<td>PROG_ACCUM_INT</td>
<td>Contains a count value for generating the interrupt for the processor to read the accumulation data (nominally 854us)</td>
</tr>
<tr>
<td>PROG_TIC_HIGH</td>
<td>Contains the higher 16-bits of the TIC count value (nominally 0.1s)</td>
</tr>
<tr>
<td>PROG_TIC_LOW</td>
<td>Contains the lower 16-bits of the TIC count value (nominally 0.1s)</td>
</tr>
<tr>
<td>TEST_CONTROL</td>
<td>Enables</td>
</tr>
<tr>
<td>ACCUM_STATUS_A</td>
<td>Contains flags telling the processor new accumulation data is ready for each tracking channel</td>
</tr>
<tr>
<td>INPUT_SIGNAL</td>
<td>Contains samples of the input signal for AGC and noise testing</td>
</tr>
<tr>
<td><strong>Channel registers (read)</strong></td>
<td></td>
</tr>
<tr>
<td>CODE_DCO_PHASE</td>
<td>Contains the fractional part of the code phase measured synchronised with the TIC from the code DCO</td>
</tr>
<tr>
<td>CODE_PHASE</td>
<td>Contains the half chips of the code phase measured synchronised with the TIC</td>
</tr>
<tr>
<td>CARRIER_DCO_PHASE</td>
<td>Contains the fractional part of the carrier phase measured synchronised with the TIC from the carrier DCO</td>
</tr>
<tr>
<td>CARRIER_CYCLE_LOW</td>
<td>Contains the lower 16-bits of the carrier cycle count in a single TIC</td>
</tr>
<tr>
<td>CARRIER_CYCLE_HIGH</td>
<td>Contains the higher 16-bits of the carrier cycle count in a single TIC</td>
</tr>
<tr>
<td>SUB_DCO_PHASE</td>
<td>Contains the fractional part of the sub-carrier phase measured synchronised with the TIC from the sub-carrier DCO</td>
</tr>
<tr>
<td>SUB_CYCLE_LOW</td>
<td>Contains the lower 16-bits of the sub-carrier cycle count in a single TIC</td>
</tr>
<tr>
<td>SUB_CYCLE_HIGH</td>
<td>Contains the higher 16-bits of the sub-carrier cycle count in a single TIC</td>
</tr>
<tr>
<td>w_III_LOW</td>
<td>Contains the lower 16-bits of the wIII correlation</td>
</tr>
<tr>
<td>w_III_HIGH</td>
<td>Contains the higher 16-bits of the wIII correlation</td>
</tr>
<tr>
<td>w_IIE_LOW</td>
<td>Contains the lower 16-bits of the wIIE correlation</td>
</tr>
<tr>
<td>w_IIE_HIGH</td>
<td>Contains the higher 16-bits of the wIIE correlation</td>
</tr>
<tr>
<td>w_IQI_LOW</td>
<td>Contains the lower 16-bits of the wIQI correlation</td>
</tr>
<tr>
<td>w_IQI_HIGH</td>
<td>Contains the higher 16-bits of the wIQI correlation</td>
</tr>
<tr>
<td>w_QIE_LOW</td>
<td>Contains the lower 16-bits of the wQIE correlation</td>
</tr>
<tr>
<td>w_QIE_HIGH</td>
<td>Contains the higher 16-bits of the wQIE correlation</td>
</tr>
<tr>
<td>w_QII_LOW</td>
<td>Contains the lower 16-bits of the wQII correlation</td>
</tr>
<tr>
<td>w_QII_HIGH</td>
<td>Contains the higher 16-bits of the wQII correlation</td>
</tr>
</tbody>
</table>
### FPGA Correlator Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>w_IIL_LOW</td>
<td>Contains the lower 16-bits of the wIIL correlation</td>
</tr>
<tr>
<td>w_IIL_HIGH</td>
<td>Contains the higher 16-bits of the wIIL correlation</td>
</tr>
<tr>
<td>w_QQI_LOW</td>
<td>Contains the lower 16-bits of the wQQI correlation</td>
</tr>
<tr>
<td>w_QQI_HIGH</td>
<td>Contains the higher 16-bits of the wQQI correlation</td>
</tr>
<tr>
<td>w_QIL_LOW</td>
<td>Contains the lower 16-bits of the wQIL correlation</td>
</tr>
<tr>
<td>w_QIL_HIGH</td>
<td>Contains the higher 16-bits of the wQIL correlation</td>
</tr>
<tr>
<td><strong>Channel registers (write)</strong></td>
<td></td>
</tr>
<tr>
<td>SATCNTL</td>
<td>Selects which satellite the individual channel tracks and also selects different tracking modes</td>
</tr>
<tr>
<td>CARRIER_DCO_INCR_HIGH</td>
<td>Selects the higher 16-bits of the carrier DCO increment per sample clock period</td>
</tr>
<tr>
<td>CARRIER_DCO_INCR_LOW</td>
<td>Selects the lower 16-bits of the carrier DCO increment per sample clock period</td>
</tr>
<tr>
<td>CODE_DCO_INCR_HIGH</td>
<td>Selects the higher 16-bits of the code DCO increment per sample clock period</td>
</tr>
<tr>
<td>CODE_DCO_INCR_LOW</td>
<td>Selects the lower 16-bits of the code DCO increment per sample clock period</td>
</tr>
<tr>
<td>CODE_SLEW_COUNTER</td>
<td>Selects the code slew the user wish to impart on the replica signal in half chips</td>
</tr>
<tr>
<td>SUB_DCO_INCR_HIGH</td>
<td>Selects the higher 16-bits of the sub-carrier DCO increment per sample clock period</td>
</tr>
<tr>
<td>SUB_DCO_INCR_LOW</td>
<td>Selects the lower 16-bits of the sub-carrier DCO increment per sample clock period</td>
</tr>
</tbody>
</table>
**H Derivation of exact timing formulas for sine and cosine BOC**

This appendix was kindly supplied by Dr. Hodgart and provides the derivation of timing jitter of both sine BOC (sBOC) and cosine BOC (cBOC) modulations.

**H.1 Direct analysis for sBOC(1,1)**

Identify chip width $T_C$, sub-chip width $T_S$

![Figure H-1, Delay line subtractor for sBOC(1,1)](image)

- **main peak noiseless output** $q(0) = 2A$
- **at displacement $T$ output** $q(T_S) = -A$
- Initially choose delay line subtractor also $T_D = T_S$
- Therefore maximum positive and negative peak in $\Delta q(t) = \pm 3A$
- **Slope in $\Delta q(t) = 6A/T_S$**
- **Equivalent difference impulse response**  
  \[ \Delta h(t) = h(t) - h(t - T_S) \]  

Then noise out

\[
\langle \Delta v^2 \rangle = \frac{1}{2} \int \Delta h(t)^2 dt = \frac{1}{2} \frac{1}{T_S} (t^2 + 2^2 + 1^2) = \frac{1}{2} \frac{6}{T_S}  
\]

therefore mean square noise jitter for just one pulse (duration $T_C$)

\[
\Sigma^2 = \frac{1}{2} \frac{6}{T_S} \times \left( \frac{T_S}{6A} \right)^2 = \frac{1}{2} \frac{T_S}{6A^2}  
\]
Derivation of exact timing formulas for sine and cosine BOC

This is reduced in a loop system of effective integration time $T_L$ to

$$\Sigma^2 \rightarrow \frac{\eta}{2} \times \frac{T_S}{6A^2} \times \frac{T_C}{T_L}$$  \text{H-4}

One can show that $A^2/\eta = C/N_0$ in a phase synchronised I-channel. Also equivalent loop bandwidth

$$2B_L = \frac{1}{T_L}$$  \text{H-5}

Therefore

$$\Sigma^2 \rightarrow \frac{2B_L}{C} \times \frac{T_S}{6} \times \frac{T_C}{2} = \frac{2B_L}{C} \times \frac{T_S}{6} \times T_S$$  \text{H-6}

Further analysis finds that provided the delay time $T_D \leq T_S$ then the

$$\Sigma^2 = \frac{2B_L}{C} \times \frac{T_D}{6} \times T_S$$  \text{H-7}

Generalisation.

Further analysis finds that

$$\Sigma^2 = \frac{2B_L}{C} \times \frac{T_D}{6} \times T_S$$  \quad T_D \leq T_S \quad \text{H-8}

H.2 Direct analysis for cBOC(1,1)

Identify chip width $T_C$, sub-chip width $T_S$ and half sub-chip width $T = T_S$ where $T_C = 2T_S$
Derivation of exact timing formulas for sine and cosine BOC

**Figure H-2, Delay line subtractor for cBOC(1,1)**

Main peak noiseless output $q(0) = 4A$

At displacement $T$ output $q(T) = -A$

Initially choose delay line subtractor also $T_D = T$

Therefore maximum positive and negative peak in $\Delta q(t) = \pm 5A$

Slope in $\Delta q(t) = 10A/T$

Equivalent difference impulse response

$$\Delta h(t) = h(t) - h(t - T)$$

Then noise out

$$\langle \Delta v^2 \rangle = \frac{\eta}{2} \int \Delta h(t)^2 \, dt = \frac{\eta}{2} \frac{1}{T} \left( 2^2 + 2^2 + 0^2 + 2^2 + 1^2 \right) = \frac{\eta \times 10}{2T}$$

Therefore mean square noise jitter for just one pulse (duration $T_C$)

$$\Sigma^2 = \frac{\eta}{2} \times \frac{10}{T} \times \left( \frac{T}{10A} \right)^2 = \frac{\eta}{2} \times \frac{T}{10A^2}$$

This is reduced in a loop system of effective integration time $T_L$ to

$$\Sigma^2 \rightarrow \frac{\eta}{2} \times \frac{T}{10A^2} \times \frac{T_C}{T_L}$$

One can show that $A^2/\eta = C/N_0$ in a phase synchronised channel. Also equivalent loop bandwidth

$$2B_L = \frac{1}{T_L}$$

Therefore
Derivation of exact timing formulas for sine and cosine BOC

\[ \Sigma^2 \rightarrow \frac{2B_L}{C/N_0} \times \frac{T}{10} \times \frac{T_C}{2} = \frac{2B_L}{C/N_0} \times \frac{T}{10} \times T_S \]  

Further analysis finds that provided the delay time \( T_D \leq T_S/2 \) then the

\[ \Sigma^2 = \frac{2B_L}{C/N_0} \times \frac{T_D}{10} \times T_S \]  

Generalisation.

Further analysis finds that

\[ \Sigma^2 = \frac{2B_L}{C/N_0} \times \frac{T_D}{4 \times \left(2 + \frac{T_S}{T_C}\right)} \times T_S \quad T_D \leq T_S/2 \]
AltBOC(15,10) lookup table

In Chapter 7 a simplified implementation technique for the generation of AltBOC 8-PSK modulation is described. The AltBOC signal can be written as follows.

\[ S_{\text{altBOC}}(t) = \text{sgn} \left[ \sin \left( \frac{2\pi t}{T_s} + \theta_s \right) \cos(\omega_c t) \right] + \text{sgn} \left[ \sin \left( \frac{2\pi t}{T_s} + \theta_s \right) \sin(\omega_c t) \right] \]

\[ \theta_s \in \left\{ 0, \frac{\pi}{4}, \frac{\pi}{2}, \frac{3\pi}{4} \right\}, \quad \theta_s \in \left\{ 0, \pm \frac{\pi}{4}, \pm \frac{\pi}{2}, \pm \frac{3\pi}{4} \right\} \]

and is the sub-carrier period. \( \theta_s \) defines the timing of 180° phase reversals of the carrier and \( \theta_s \) chooses the pair of opposite phase points which are hopped between during the chipping interval. \( \theta_s \) and \( \theta_s \) are set by the 16 possible states of the input sequences using the look-up table shown in Table I-2. The AltBOC modulation can then be implemented as an 8-phase modulation shown in Figure I-1. Example mapping of the phase point to 8-bit DAC values is shown in Table I-1.

![Figure I-1, AltBOC 8-PSK I/Q plot](image)

**Table I-1, Example 8-bit DAC mapping**

<table>
<thead>
<tr>
<th>Phase point</th>
<th>8-bit I value</th>
<th>8-bit Q value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>218</td>
<td>218</td>
</tr>
<tr>
<td>2</td>
<td>127</td>
<td>255</td>
</tr>
<tr>
<td>3</td>
<td>36</td>
<td>218</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>127</td>
</tr>
<tr>
<td>5</td>
<td>36</td>
<td>36</td>
</tr>
<tr>
<td>6</td>
<td>127</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>218</td>
<td>36</td>
</tr>
<tr>
<td>8</td>
<td>255</td>
<td>127</td>
</tr>
</tbody>
</table>